

# 4524 Group User's Manual

# RENESAS 4-BIT CISC SINGLE-CHIP MICROCOMPUTER 720 FAMILY / 4500 SERIES

Before using this material, please visit our website to confirm that this is the most current document available.

Rev. 2.00 Revision date: Aug 06, 2004 RenesasTechnology www.renesas.com

# Keep safety first in your circuit designs!

 Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

# Notes regarding these materials

- These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/ or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.

# **REVISION HISTORY**

# 4524 Group User's Manual

| Page         Summary           1.00         Dec 19, 2003         -         First edition issued           2.00         Aug 06, 2004         All pages         Words standardized: On-chip oscillator, A/D converter           1-5         Power dissipation revised.         1-5         Power dissipation revised.           1-6         Description of RESET pin revised.         1-46         Fig.26 : Note 9 added.           1-45         Some description revised.         1-47         Table 11:Revised.           1-47         Table 11:Revised.         1-61         (5) LCD power supply circuit revised.           1-69         Fig.51: State of quartz-crystal oscillator added.         1-69         Fig.55:           • Note 5 added,         • "T5F" added to the transitions between from state E to states B, A, C a           • "Key-on wakeup" ->"Wakeup"         Note on Power source Voltage added.           2-77         Fig.2.9.1:         • Note 5 added,           • "T5F" added to the transitions between from state E to states B, A, C a         • "Key-on wakeup" ->"Wakeup"           • Note 5 added,         • "T5F" added to the transitions between from state E to states B, A, C a           • "Key-on wakeup" ->"Wakeup"         • Note 5 added.           • "T5F" added to the transitions between from state E to states B, A, C a             • "Key-on wakeup" ->"Wakeup" |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2.00       Aug 06, 2004       All pages       Words standardized: On-chip oscillator, A/D converter         Power dissipation revised.       1-5       Power dissipation revised.         1-6       Description of RESET pin revised.         1-35       Fig.26 : Note 9 added.         1-45       Some description revised.         1-46       Fig.31: "DI" instruction added.         1-47       Table 11:Revised.         1-61       (5) LCD power supply circuit revised.         1-65       Fig.51: State of quartz-crystal oscillator added.         1-69       Fig.55:         • Note 5 added,         • "Key-on wakeup"→"Wakeup"         1-78       Note on Power source Voltage added.         2-77       Fig.2.7.4: State of quartz-crystal oscillator added.         2-77       Fig.2.9.1:         • Note 5 added,       • "Key-on wakeup"→"Wakeup"         • Note 5 added,       • "T5F" added to the transitions between from state E to states B, A, C a         • "Key-on wakeup"→"Wakeup"       • Note 5 added,         • "T5F" added to the transitions between from state E to states B, A, C a         • "Key-on wakeup"→"Wakeup"                                                                                                                                                                                                                                                                |  |
| 1-5       Power dissipation revised.         1-6       Description of RESET pin revised.         1-35       Fig.26 : Note 9 added.         1-45       Some description revised.         1-46       Fig.31: "DI" instruction added.         1-47       Table 11:Revised.         1-61       (5) LCD power supply circuit revised.         1-65       Fig.51: State of quartz-crystal oscillator added.         1-69       Fig.55:         • Note 5 added,         • "T5F" added to the transitions between from state E to states B, A, C a         • "Key-on wakeup" → "Wakeup"         1-78         Note on Power source Voltage added.         2-77         Fig.2.7.4: State of quartz-crystal oscillator added.         2-77         Fig.2.9.1:         • Note 5 added,         • "T5F" added to the transitions between from state E to states B, A, C a         • "Key-on wakeup" → "Wakeup"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |

# **BEFORE USING THIS USER'S MANUAL**

This user's manual consists of the following three chapters. Refer to the chapter appropriate to your conditions, such as hardware design or software development.

# 1. Organization

• CHAPTER 1 HARDWARE This chapter describes features of the microcomputer and operation of each peripheral function.

## • CHAPTER 2 APPLICATION

This chapter describes usage and application examples of peripheral functions, based mainly on setting examples of related registers.

## • CHAPTER 3 APPENDIX

This chapter includes necessary information for systems development using the microcomputer, such as the electrical characteristics, the list of registers.

As for the Mask ROM confirmation form, the ROM programming confirmation form, and the Mark specification form which are to be submitted when ordering, refer to the "Renesas Technology Corp." Hompage (http://www.renesas.com/en/rom).

As for the Development tools and related documents, refer to the Product Info - 4524 Group (http:// www.renesas.com/eng/products/mpumcu/specific/lcd\_mcu/expand/e4524.htm) of "Renesas Technology Corp." Homepage.

# **Table of contents**

# **CHAPTER 1 HARDWARE**

| DESCRIPTION                                       | 2   |
|---------------------------------------------------|-----|
| FEATURES                                          | 2   |
| APPLICATION                                       | 2   |
| PIN CONFIGURATION                                 | 3   |
| BLOCK DIAGRAM                                     |     |
| PERFORMANCE OVERVIEW                              | 5   |
| PIN DESCRIPTION                                   | 6   |
| MULTIFUNCTION                                     |     |
| DEFINITION OF CLOCK AND CYCLE                     | 7   |
| PORT FUNCTION                                     |     |
| CONNECTIONS OF UNUSED PINS                        | 9   |
| PORT BLOCK DIAGRAMS                               | 10  |
| FUNCTION BLOCK OPERATIONS                         | 18  |
| CPU                                               |     |
| PROGRAM MEMORY (ROM)                              | 21  |
| DATA MEMORY (RAM)                                 | 22  |
| INTERRUPT FUNCTION                                | 23  |
| EXTERNAL INTERRUPTS                               | 27  |
| TIMERS                                            | 32  |
| WATCHDOG TIMER                                    |     |
| A/D CONVERTER (COMPARATOR)                        |     |
| SERIAL I/O                                        | 53  |
| LCD FUNCTION                                      |     |
| RESET FUNCTION                                    |     |
| VOLTAGE DROP DETECTION CIRCUIT                    |     |
| POWER DOWN FUNCTION                               |     |
| CLOCK CONTROL                                     |     |
| ROM ORDERING METHOD                               |     |
| LIST OF PRECAUTIONS                               |     |
| CONTROL REGISTERS                                 |     |
| INSTRUCTIONS                                      |     |
| SYMBOL                                            |     |
| INDEX LIST OF INSTRUCTION FUNCTION                |     |
| MACHINE INSTRUCTIONS (INDEX BY ALPHABET)          |     |
| MACHINE INSTRUCTIONS (INDEX BY TYPES) (CONTINUED) |     |
| INSTRUCTION CODE TABLE                            |     |
| BUILT-IN PROM VERSION                             | 150 |
|                                                   |     |



# **CHAPTER 2 APPLICATION**

| 2.1 I/O pins                                  | 2  |
|-----------------------------------------------|----|
| 2.1.1 I/O ports                               | 2  |
| 2.1.2 Related registers                       | 5  |
| 2.1.3 Port application examples               | 13 |
| 2.1.4 Notes on use                            | 14 |
| 2.2 Interrupts                                | 16 |
| 2.2.1 Interrupt functions                     | 16 |
| 2.2.2 Related registers                       |    |
| 2.2.3 Interrupt application examples          | 22 |
| 2.2.4 Notes on use                            | 32 |
| 2.3 Timers                                    | 33 |
| 2.3.1 Timer functions                         | 33 |
| 2.3.2 Related registers                       |    |
| 2.3.3 Timer application examples              | 39 |
| 2.3.4 Notes on use                            |    |
| 2.4 A/D converter                             |    |
| 2.4.1 Related registers                       |    |
| 2.4.2 A/D converter application examples      |    |
| 2.4.3 Notes on use                            |    |
| 2.5 Serial I/O                                |    |
| 2.5.1 Carrier functions                       |    |
| 2.5.2 Related registers                       |    |
| 2.5.3 Operation description                   |    |
| 2.5.4 Serial I/O application example          |    |
| 2.5.5 Notes on use                            |    |
| 2.6 LCD function                              |    |
| 2.6.1 Operation description                   |    |
| 2.6.2 Related registers                       |    |
| 2.6.3 LCD application examples                |    |
| 2.6.4 Notes on use                            |    |
| 2.7 Reset                                     |    |
| 2.7.1 Reset circuit                           |    |
| 2.7.2 Internal state at reset                 |    |
| 2.7.3 Notes on use                            |    |
| 2.8 Voltage drop detection circuit            |    |
| 2.8.1 Note on use                             |    |
| 2.9 Power down                                |    |
| 2.9.1 Power down mode                         |    |
| 2.9.2 Related registers                       |    |
| 2.9.3 Power down function application example |    |
| 2.9.4 Notes on use                            |    |
| 2.10 Oscillation circuit                      |    |
| 2.10.1 Oscillation circuit                    |    |
| 2.10.2 Oscillation operation                  |    |
| 2.10.3 Related register                       |    |
| 2.10.4 Notes on use                           | 90 |



# **CHAPTER 3 APPENDIX**

| 3.1 Electrical characteristics                                                            | 2  |
|-------------------------------------------------------------------------------------------|----|
| 3.1.1 Absolute maximum ratings                                                            |    |
| 3.1.2 Recommended operating conditions                                                    | 3  |
| 3.1.3 Electrical characteristics                                                          |    |
| 3.1.4 A/D converter recommended operating conditions                                      | 7  |
| 3.1.5 Voltage drop detection circuit characteristics                                      | 8  |
| 3.1.6 Basic timing diagram                                                                | 8  |
| 3.2 Typical characteristics                                                               | 9  |
| 3.2.1 VDD-IDD characteristics                                                             | 9  |
| 3.2.2 Frequency characteristics                                                           | 15 |
| 3.2.3 Port typical characteristics (VDD = 5.0 V)                                          | 18 |
| 3.2.4 Port typical characteristics (VDD = 3.0 V)                                          | 21 |
| 3.2.5 Input threshold characteristics                                                     | 24 |
| 3.2.6 Pull-up resistor: VDD-RPU characteristics example                                   |    |
| 3.2.7 Internal resistor for LCD power: Ta-RVLC                                            | 28 |
| 3.2.8 A/D converter typical characteristics                                               | 29 |
| 3.2.9 Analog input current characteristics example                                        | 32 |
| 3.2.10 A/D converter operation current (VDD-IADD) characteristics                         | 36 |
| 3.2.11 Voltage drop detection circuit characteristics                                     | 36 |
| 3.3 List of precautions                                                                   | 38 |
| 3.3.1 Program counter                                                                     | 38 |
| 3.3.2 Stack registers (SKs)                                                               | 38 |
| 3.3.3 Notes on I/O port                                                                   | 38 |
| 3.3.4 Notes on interrupt                                                                  | 41 |
| 3.3.5 Notes on timer                                                                      | 42 |
| 3.3.6 Notes on A/D conversion                                                             | 43 |
| 3.3.7 Notes on serial I/O                                                                 | 44 |
| 3.3.8 Notes on LCD function                                                               | 45 |
| 3.3.9 Notes on reset                                                                      | 45 |
| 3.3.10 Notes on voltage drop detection circuit                                            |    |
| 3.3.11 Notes on power down                                                                | 46 |
| 3.3.12 Notes on oscillation circuit                                                       | 47 |
| 3.3.13 Electric characteristic differences between Mask ROM and One Time PROM version MCU | 47 |
| 3.3.14 Notes on Power Source Voltage                                                      | 47 |
| 3.4 Notes on noise                                                                        | 48 |
| 3.4.1 Shortest wiring length                                                              | 48 |
| 3.4.2 Connection of bypass capacitor across Vss line and VDD line                         | 50 |
| 3.4.3 wiring to analog input pins                                                         | 51 |
| 3.4.4 Oscillator concerns                                                                 | 51 |
| 3.4.5 setup for I/O ports                                                                 | 52 |
| 3.4.6 providing of watchdog timer function by software                                    | 52 |
| 3.5 Package outline                                                                       | 54 |

# List of figures

# **CHAPTER 1 HARDWARE**

| Pin configuration (top view) (4524 Group)                                      | 3  |
|--------------------------------------------------------------------------------|----|
| Block diagram (4524 Group)                                                     | 4  |
| Port block diagram (1)                                                         | 10 |
| Port block diagram (2)                                                         | 11 |
| Port block diagram (3)                                                         | 12 |
| Port block diagram (4)                                                         |    |
| Port block diagram (5)                                                         |    |
| Port block diagram (6)                                                         | 15 |
| Port block diagram (7)                                                         | 16 |
| Port block diagram (8)                                                         | 17 |
| Fig. 1 AMC instruction execution example                                       | 18 |
| Fig. 2 RAR instruction execution example                                       | 18 |
| Fig. 3 Registers A, B and register E                                           |    |
| Fig. 4 TABP p instruction execution example                                    |    |
| Fig. 5 Stack registers (SKs) structure                                         |    |
| Fig. 6 Example of operation at subroutine call                                 | 19 |
| Fig. 7 Program counter (PC) structure                                          | 20 |
| Fig. 8 Data pointer (DP) structure                                             |    |
| Fig. 9 SD instruction execution example                                        | 20 |
| Fig. 10 ROM map of M34524ED                                                    | 21 |
| Fig. 11 Page 1 (addresses 0080 <sub>16</sub> to 00FF <sub>16</sub> ) structure | 21 |
| Fig. 12 RAM map                                                                | 22 |
| Fig. 13 Program example of interrupt processing                                | 24 |
| Fig. 14 Internal state when interrupt occurs                                   | 24 |
| Fig. 15 Interrupt system diagram                                               | 24 |
| Fig. 16 Interrupt sequence                                                     |    |
| Fig. 17 External interrupt circuit structure                                   | 27 |
| Fig. 18 External 0 interrupt program example-1                                 |    |
| Fig. 19 External 0 interrupt program example-2                                 |    |
| Fig. 20 External 0 interrupt program example-3                                 |    |
| Fig. 21 External 1 interrupt program example-1                                 |    |
| Fig. 22 External 1 interrupt program example-2                                 |    |
| Fig. 23 External 1 interrupt program example-3                                 |    |
| Fig. 24 Auto-reload function                                                   |    |
| Fig. 25 Timer structure (1)                                                    | 34 |
| Fig. 26 Timer structure (2)                                                    |    |
| Fig. 27 Timer 4 operation (reload register R4L: "0316", R4H: "0216")           | 42 |
| Fig. 28 CNTR1 output auto-control function by timer 3                          | 43 |
| Fig. 29 Timer 4 count start/stop timing                                        | 44 |
| Fig. 30 Watchdog timer function                                                | 45 |
| Fig. 31 Program example to start/stop watchdog timer                           | 46 |
| Fig. 32 Program example to enter the mode when using the watchdog timer        | 46 |
| Fig. 33 A/D conversion circuit structure                                       |    |
| Fig. 34 A/D conversion timing chart                                            | 50 |
| Fig. 35 Setting registers                                                      |    |
| Fig. 36 Comparator operation timing chart                                      |    |
| Fig. 37 Definition of A/D conversion accuracy                                  | 52 |



| Fig. 38 Serial I/O structure                                                     | 53  |
|----------------------------------------------------------------------------------|-----|
| Fig. 39 Serial I/O register state when transfer                                  | 54  |
| Fig. 40 Serial I/O connection example                                            | 55  |
| Fig. 41 Timing of serial I/O data transfer                                       | 55  |
| Fig. 42 LCD clock control circuit structure                                      | 57  |
| Fig. 43 LCD controller/driver                                                    | 58  |
| Fig. 44 LCD RAM map                                                              | 59  |
| Fig. 45 LCD controller/driver structure                                          | 60  |
| Fig. 46 LCD power source circuit example (1/3 bias condition selected)           | 61  |
| Fig. 47 Reset release timing                                                     | 62  |
| Fig. 48 RESET pin input waveform and reset operation                             |     |
| Fig. 49 Structure of reset pin and its peripherals, and power-on reset operation | 63  |
| Fig. 50 Internal state at reset                                                  |     |
| Fig. 51 Internal state at reset                                                  | 65  |
| Fig. 52 Voltage drop detection reset circuit                                     | 66  |
| Fig. 53 Voltage drop detection circuit operation waveform                        | 66  |
| Fig. 54 Vdd and Vrst                                                             |     |
| Fig. 55 State transition                                                         | 69  |
| Fig. 56 Set source and clear source of the P flag                                |     |
| Fig. 57 Start condition identified example using the SNZP instruction            | 69  |
| Fig. 58 Clock control circuit structure                                          |     |
| Fig. 59 Switch to ceramic oscillation/RC oscillation                             | 73  |
| Fig. 60 Handling of XIN and XOUT when operating on-chip oscillator               | 73  |
| Fig. 61 Ceramic resonator external circuit                                       |     |
| Fig. 62 External RC oscillation circuit                                          | 73  |
| Fig. 63 External clock input circuit                                             | 74  |
| Fig. 64 External quartz-crystal circuit                                          | 74  |
| Fig. 65 External 0 interrupt program example-1                                   |     |
| Fig. 66 External 0 interrupt program example-2                                   |     |
| Fig. 67 External 0 interrupt program example-3                                   |     |
| Fig. 69 External 1 interrupt program example-2                                   |     |
| Fig. 70 External 1 interrupt program example-3                                   |     |
| Fig. 71 A/D converter program example-3                                          | 77  |
| Fig. 72 Analog input external circuit example-1                                  |     |
| Fig. 73 Analog input external circuit example-2                                  |     |
| Fig. 74 Vdd and Vrst                                                             |     |
| Fig. 75 Pin configuration of built-in PROM version                               | 150 |
| Fig. 76 PROM memory map                                                          | 151 |
| Fig. 77 Flow of writing and test of the product shipped in blank                 | 151 |

# **CHAPTER 2 APPLICATION**

| Fig. 2.1.1 Key input by key scan                             | 13 |
|--------------------------------------------------------------|----|
| Fig. 2.1.2 Key scan input timing                             | 13 |
| Fig. 2.2.1 External 0 interrupt operation example            | 23 |
| Fig. 2.2.2 External 0 interrupt setting example              | 24 |
| Fig. 2.2.3 External 1 interrupt operation example            | 25 |
| Fig. 2.2.4 External 1 interrupt setting example              | 26 |
| Fig. 2.2.5 Timer 1 constant period interrupt setting example | 27 |
| Fig. 2.2.6 Timer 2 constant period interrupt setting example | 28 |
| Fig. 2.2.7 Timer 3 constant period interrupt setting example | 29 |
| Fig. 2.2.8 Timer 4 constant period interrupt setting example | 30 |
| Fig. 2.2.9 Timer 5 constant period interrupt setting example | 31 |



| Fig. 2.3.1 Peripheral circuit example                                              | 39 |
|------------------------------------------------------------------------------------|----|
| Fig. 2.3.2 Timer 4 operation                                                       | 40 |
| Fig. 2.3.3 Watchdog timer function                                                 | 41 |
| Fig. 2.3.4 Constant period measurement setting example                             | 42 |
| Fig. 2.3.5 CNTR <sub>0</sub> output setting example                                | 43 |
| Fig. 2.3.6 CNTR <sub>0</sub> input setting example                                 |    |
| Fig. 2.3.7 Timer start by external input setting example                           | 45 |
| Fig. 2.3.8 PWM output control setting example                                      |    |
| Fig. 2.3.9 Constant period counter by timer 5 setting example                      |    |
| Fig. 2.3.10 Watchdog timer setting example                                         |    |
| Fig. 2.4.1 A/D converter structure                                                 |    |
| Fig. 2.4.2 A/D conversion mode setting example                                     |    |
| Fig. 2.4.3 Analog input external circuit example-1                                 |    |
| Fig. 2.4.4 Analog input external circuit example-2                                 |    |
| Fig. 2.4.5 A/D converter operating mode program example                            |    |
| Fig. 2.5.1 Serial I/O block diagram                                                |    |
| Fig. 2.5.2 Serial I/O connection example                                           |    |
| Fig. 2.5.3 Serial I/O register state when transfer                                 |    |
| Fig. 2.5.4 Serial I/O transfer timing                                              |    |
| Fig. 2.5.5 Setting example when a serial I/O of master side is not used            |    |
| Fig. 2.5.6 Setting example when a serial I/O interrupt of slave side is used       |    |
| Fig. 2.6.1 LCD clock control circuit structure                                     |    |
| Fig. 2.6.2 LCD RAM map                                                             |    |
| Fig. 2.6.3 LCD display panel example                                               |    |
| Fig. 2.6.4 Segment assignment example                                              |    |
| Fig. 2.6.5 LCD RAM assignment example                                              |    |
| Fig. 2.6.6 Initial setting example                                                 |    |
| Fig. 2.7.1 Structure of reset pin and its peripherals,, and power-on reset operati |    |
| Fig. 2.7.2 Oscillation stabilizing time after system is released from reset        |    |
| Fig. 2.7.3 Internal state at reset                                                 |    |
| Fig. 2.7.4 Internal state at reset                                                 |    |
| Fig. 2.8.1 Voltage drop detection circuit                                          |    |
| Fig. 2.8.2 Voltage drop detection circuit operation waveform example               |    |
| Fig. 2.8.3 VDD and VRST                                                            |    |
| Fig. 2.9.1 State transition                                                        |    |
| Fig. 2.9.2 Start condition identified example                                      |    |
| Fig. 2.9.3 Software setting example                                                |    |
| Fig. 2.10.1 Switch to ceramic oscillation/RC oscillation                           |    |
| Fig. 2.10.2 Handling of XIN and XOUT when operating on-chip oscillator             |    |
| Fig. 2.10.3 Ceramic resonator external circuit                                     |    |
| Fig. 2.10.4 External RC oscillation circuit                                        |    |
| Fig. 2.10.5 External clock input circuit                                           |    |
| Fig. 2.10.6 External quartz-crystal circuit                                        |    |
| Fig. 2.10.7 Structure of clock control circuit                                     | 89 |



# **CHAPTER 3 APPENDIX**

| Fig. | 3.2.1 A/D conversion characteristics data                                           | 29  |
|------|-------------------------------------------------------------------------------------|-----|
| Fig. | 3.3.1 Analog input external circuit example-1                                       | 43  |
| Fig. | 3.3.2 Analog input external circuit example-2                                       | 43  |
| Fig. | 3.3.3 A/D converter operating mode program example                                  | 43  |
| Fig. | 3.3.4 Vdd and Vrst                                                                  | .45 |
| Fig. | 3.4.1 Selection of packages                                                         | 48  |
| Fig. | 3.4.2 Wiring for the RESET input pin                                                | 48  |
| Fig. | 3.4.3 Wiring for clock I/O pins                                                     | 49  |
| Fig. | 3.4.4 Wiring for CNVss pin                                                          | 49  |
| Fig. | 3.4.5 Wiring for the VPP pin of the built-in PROM version                           | 50  |
| Fig. | 3.4.6 Bypass capacitor across the $V_{\text{SS}}$ line and the $V_{\text{DD}}$ line | 50  |
| Fig. | 3.4.7 Analog signal line and a resistor and a capacitor                             | 51  |
| Fig. | 3.4.8 Wiring for a large current signal line                                        | 51  |
| Fig. | 3.4.9 Wiring to a signal line where potential levels change frequently              | 52  |
| Fig. | 3.4.10 Vss pattern on the underside of an oscillator                                | 52  |
| Fig. | 3.4.11 Watchdog timer by software                                                   | 53  |
|      |                                                                                     |     |



# List of tables

# **CHAPTER 1 HARDWARE**

| Table Selection of system clock                                                                  |     |
|--------------------------------------------------------------------------------------------------|-----|
| Table 1 ROM size and pages                                                                       | 21  |
| Table 2 RAM size                                                                                 | 22  |
| Table 3 Interrupt sources                                                                        | 23  |
| Table 4 Interrupt request flag, interrupt enable bit and skip instruction                        | 23  |
| Table 5 Interrupt enable bit function                                                            | 23  |
| Table 6 Interrupt control registers                                                              | 25  |
| Table 7 External interrupt activated conditions                                                  | 27  |
| Table 8 External interrupt control register                                                      | 29  |
| Table 9 Function related timers                                                                  |     |
| Table 10 Timer related registers                                                                 |     |
| Table 11 A/D converter characteristics                                                           |     |
| Table 12 A/D control registers                                                                   |     |
| Table 13 Change of successive comparison register AD during A/D conversion                       | 49  |
| Table 14 Serial I/O pins                                                                         |     |
| Table 15 Serial I/O control register                                                             | 53  |
| Table 16 Processing sequence of data transfer from master to slave                               |     |
| Table 17 Duty and maximum number of displayed pixels                                             |     |
| Table 18 LCD control registers                                                                   |     |
| Table 19 Port state at reset                                                                     | 63  |
| Table 20 Voltage drop detection circuit operation state                                          | 66  |
| Table 21 Functions and states retained at power down                                             | 67  |
| Table 22 Return source and return condition                                                      | 68  |
| Table 23 Key-on wakeup control register, pull-up control register and interrupt control register |     |
| Table 24 Clock control register MR                                                               |     |
| Table 25 Product of built-in PROM version                                                        | 150 |

# **CHAPTER 2 APPLICATION**

| Table 2.1.1 Timer control register W3                   | 5  |
|---------------------------------------------------------|----|
| Table 2.1.2 Timer control register W4                   | 5  |
| Table 2.1.3 Timer control register W6                   | 6  |
| Table 2.1.4 Serial I/O control register J1              | 6  |
| Table 2.1.5 A/D control register Q2                     | 7  |
| Table 2.1.6 A/D control register Q3                     | 7  |
| Table 2.1.7 Pull-up control register PU0                | 8  |
| Table 2.1.8 Pull-up control register PU1                | 8  |
| Table 2.1.9 Port output structure control register FR0  | 9  |
| Table 2.1.10 Port output structure control register FR1 | 9  |
| Table 2.1.11 Port output structure control register FR2 | 10 |
| Table 2.1.12 Port output structure control register FR3 | 10 |
| Table 2.1.13 Key-on wakeup control register K0          |    |
| Table 2.1.14 Key-on wakeup control register K1          | 11 |
| Table 2.1.15 Key-on wakeup control register K2          | 12 |
| Table 2.1.16 Connections of unused pins                 | 15 |

| Table 2.2.1 Interrupt control register V1                               |      |
|-------------------------------------------------------------------------|------|
| Table 2.2.2 Interrupt control register V2                               |      |
| Table 2.2.3 Interrupt control register I1                               |      |
| Table 2.2.4 Interrupt control register I2                               | . 21 |
| Table 2.2.5 Interrupt control register I3                               | . 21 |
| Table 2.3.1 Interrupt control register V1                               |      |
| Table 2.3.2 Interrupt control register V2                               |      |
| Table 2.3.3 Interrupt control register I3                               |      |
| Table 2.3.4 Timer control register PA                                   |      |
| Table 2.3.5 Timer control register W1                                   | . 35 |
| Table 2.3.6 Timer control register W2                                   |      |
| Table 2.3.7 Timer control register W3                                   | . 36 |
| Table 2.3.8 Timer control register W4                                   | . 37 |
| Table 2.3.9 Timer control register W5                                   |      |
| Table 2.3.10 Timer control register W6                                  |      |
| Table 2.4.1 Interrupt control register V2                               |      |
| Table 2.4.2 A/D control register Q1                                     |      |
| Table 2.4.3 A/D control register Q2                                     |      |
| Table 2.4.4 A/D control register Q3                                     |      |
| Table 2.4.5 Recommended operating conditions (when using A/D converter) |      |
| Table 2.5.1 Interrupt control register V2                               |      |
| Table 2.5.2 Interrupt control register I3                               |      |
| Table 2.5.3 Serial I/O mode register J1                                 |      |
| Table 2.6.1 Duty and maximum number of displayed pixels                 |      |
| Table 2.6.2 LCD control register L1                                     |      |
| Table 2.6.3 LCD control register L2                                     |      |
| Table 2.6.4 Timer control register W6                                   |      |
| Table 2.8.1 Voltage drop detection circuit operation state              |      |
| Table 2.9.1 Functions and states retained at power down mode            |      |
| Table 2.9.2 Return source and return condition                          |      |
| Table 2.9.3 Start condition identification                              |      |
| Table 2.9.4 Interrupt control register I1                               |      |
| Table 2.9.5 Interrupt control register I2                               |      |
| Table 2.9.6 Clock control register MR                                   |      |
| Table 2.9.7 Pull-up control register PU0                                |      |
| Table 2.9.8 Pull-up control register PU1                                |      |
| Table 2.9.9 Key-on wakeup control register K0                           |      |
| Table 2.9.10 Key-on wakeup control register K1                          |      |
| Table 2.9.11 Key-on wakeup control register K2                          |      |
| Table 2.10.1 Clock control register MR                                  | . 90 |

# **CHAPTER 3 APPENDIX**

| 2  |
|----|
| 3  |
| 4  |
| 5  |
| 6  |
| 7  |
| 7  |
| 8  |
| 40 |
| 44 |
|    |



# **CHAPTER 1**

# HARDWARE

DESCRIPTION FEATURES APPLICATION PIN CONFIGURATION BLOCK DIAGRAM PERFORMANCE OVERVIEW PIN DESCRIPTION FUNCTION BLOCK OPERATIONS ROM ORDERING METHOD LIST OF PRECAUTIONS CONTROL REGISTERS INSTRUCTIONS BUILT-IN PROM VERSION

### DESCRIPTION/FEATURES/APPLICATION

### DESCRIPTION

The 4524 Group is a 4-bit single-chip microcomputer designed with CMOS technology. Its CPU is that of the 4500 series using a simple, high-speed instruction set. The computer is equipped with main clock selection function, serial I/O, four 8-bit timers (each timer has one or two reload registers), 10-bit A/D converter, interrupts, and LCD control circuit.

The various microcomputers in the 4524 Group include variations of the built-in memory size as shown in the table below.

## FEATURES

- Supply voltage

| Mask ROM version                                       | 2.0 to 5.5 V |
|--------------------------------------------------------|--------------|
| One Time PROM version                                  | 2.5 to 5.5 V |
| (It depends on oscillation frequency and operation mod | de)          |

Timers

| Timer 1      | 8-bit timer with a reload register  |
|--------------|-------------------------------------|
| Timer 2      | 8-bit timer with a reload register  |
| Timer 3      | 8-bit timer with a reload register  |
| Timer 4 8-b  | bit timer with two reload registers |
| Timer 5 16-b | it timer (fixed dividing frequency) |

| Interrupt                                             | 9 sources   |
|-------------------------------------------------------|-------------|
| •Key-on wakeup function pins                          | 10          |
| LCD control circuit                                   |             |
| Segment output                                        | 20          |
| Common output                                         | 4           |
| ● Serial I/O                                          | 8-bit X 1   |
| A/D converter 10-bit successive approximation         | tion method |
| Voltage drop detection circuit (Reset)                | Typ. 3.5 V  |
| Watchdog timer                                        |             |
| Clock generating circuit                              |             |
| Main clock                                            |             |
| (ceramic resonator/RC oscillation/on-chip oscillator) |             |
| Sub-clock                                             |             |
| (quartz-crystal oscillation)                          |             |

●LED drive directly enabled (port D)

## **APPLICATION**

Household appliance, consumer electronics, office automation equipment

| Part number       | ROM (PROM) size<br>(X 10 bits) | RAM size<br>(X 4 bits) | Package | ROM type      |
|-------------------|--------------------------------|------------------------|---------|---------------|
| M34524M8-XXXFP    | 8192 words                     | 512 words              | 64P6N-A | Mask ROM      |
| M34524MC-XXXFP    | 12288 words                    | 512 words              | 64P6N-A | Mask ROM      |
| M34524EDFP (Note) | 16384 words                    | 512 words              | 64P6N-A | One Time PROM |

Note: Shipped in blank.



## **PIN CONFIGURATION**



RENESAS



RENESAS

# PERFORMANCE OVERVIEW

| Parameter             |                          | r            | Function                                                                                                                                                                                           |  |  |  |  |
|-----------------------|--------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Number of ba          | sic instruct             | ions         | 159                                                                                                                                                                                                |  |  |  |  |
| Minimum instr         | uction exe               | cution time  | 0.5 $\mu$ s (at 6 MHz oscillation frequency, in high-speed through mode)                                                                                                                           |  |  |  |  |
| Memory sizes          | ROM                      | M34524M8     | 8192 words X 10 bits                                                                                                                                                                               |  |  |  |  |
|                       |                          | M34524MC     | 12288 words X 10 bits                                                                                                                                                                              |  |  |  |  |
|                       |                          | M34524ED     | 16384 words X 10 bits                                                                                                                                                                              |  |  |  |  |
|                       | RAM                      |              | 512 words X 4 bits (including LCD display RAM 20 words X 4 bits)                                                                                                                                   |  |  |  |  |
| Input/Output<br>ports | D0–D7                    | I/O          | Eight independent I/O ports.<br>Input is examined by skip decision.<br>The output structure can be switched by software.<br>Ports D4, D5, D6 and D7 are also used as SIN, SOUT, SCк and CNTR0 pin. |  |  |  |  |
|                       | D8, D9                   | Output       | Two independent output ports.<br>Ports D8 and D9 are also used as INT0 and INT1, respectively.                                                                                                     |  |  |  |  |
|                       | P00–P03                  | I/O          | 4-bit I/O port; A pull-up function, a key-on wakeup function and output structure can be switched by software.                                                                                     |  |  |  |  |
|                       | P10–P13                  | I/O          | 4-bit I/O port; A pull-up function, a key-on wakeup function and output structure can be switched by software.                                                                                     |  |  |  |  |
|                       | P20-P23                  | I/O          | 4-bit I/O port; Ports P20–P23 are also used as AIN0–AIN3, respectively.                                                                                                                            |  |  |  |  |
|                       | P30–P33                  | I/O          | 4-bit I/O port; Ports P30–P33 are also used as AIN4–AIN7, respectively.                                                                                                                            |  |  |  |  |
|                       | P40–P43                  | I/O          | 4-bit I/O port; The output structure can be switched by software.                                                                                                                                  |  |  |  |  |
|                       | С                        | Output       | 1-bit output; Port C is also used as CNTR1 pin.                                                                                                                                                    |  |  |  |  |
| Timers                | Timer 1                  |              | 8-bit programmable timer with a reload register and has an event counter.                                                                                                                          |  |  |  |  |
|                       | Timer 2                  |              | 8-bit programmable timer with a reload register.                                                                                                                                                   |  |  |  |  |
|                       | Timer 3                  |              | 8-bit programmable timer with a reload register and has an event counter.                                                                                                                          |  |  |  |  |
|                       | Timer 4                  |              | 8-bit programmable timer with two reload registers.                                                                                                                                                |  |  |  |  |
|                       | Timer 5                  |              | 16-bit timer, fixed dividing frequency                                                                                                                                                             |  |  |  |  |
| A/D converter         |                          |              | 10-bit X 1, 8-bit comparator is equipped.                                                                                                                                                          |  |  |  |  |
| Serial I/O            |                          |              | 8-bit X 1                                                                                                                                                                                          |  |  |  |  |
| LCD control           | Selective                | bias value   | 1/2, 1/3 bias                                                                                                                                                                                      |  |  |  |  |
| circuit               | Selective                | duty value   | 2, 3, 4 duty                                                                                                                                                                                       |  |  |  |  |
|                       | Common                   | output       | 4                                                                                                                                                                                                  |  |  |  |  |
|                       | Segment                  | output       | 20                                                                                                                                                                                                 |  |  |  |  |
|                       | Internal re<br>power sup |              | 2r X 3, 2r X 2, r X 3, r X 2 (they can be switched by software.)                                                                                                                                   |  |  |  |  |
| Interrupt             | Sources                  |              | 9 (two for external, five for timer, A/D, serial I/O)                                                                                                                                              |  |  |  |  |
|                       | Nesting                  |              | 1 level                                                                                                                                                                                            |  |  |  |  |
| Subroutine ne         | Subroutine nesting       |              | 8 levels                                                                                                                                                                                           |  |  |  |  |
| Device structu        | ıre                      |              | CMOS silicon gate                                                                                                                                                                                  |  |  |  |  |
| Package               | Package                  |              | 64-pin plastic molded QFP (64P6N)                                                                                                                                                                  |  |  |  |  |
| Operating terr        | perature r               | ange         | –20 °C to 85 °C                                                                                                                                                                                    |  |  |  |  |
| Supply                | Mask ROI                 | M version    | 2 to 5.5 V (It depends on the operation source clock, operation mode and oscillation frequency.)                                                                                                   |  |  |  |  |
| voltage               | One Time                 | PROM version | 2.5 to 5.5 V (It depends on the operation source clock, operation mode and oscillation frequency.)                                                                                                 |  |  |  |  |
| Power                 | Active mo                | de           | 2.8 mA (Ta=25°C, VDD = 5 V, f(XIN) = 6 MHz, f(XCIN) = 32 kHz, f(STCK) = f(XIN))                                                                                                                    |  |  |  |  |
| dissipation           | Clock ope                | erating mode | 20 μA (Ta=25°C, VDD = 5 V, f(Xcin) = 32 kHz)                                                                                                                                                       |  |  |  |  |
|                       | At RAM b                 | ack-up       | 0.1 μA (Ta=25°C, VDD = 5 V)                                                                                                                                                                        |  |  |  |  |



## **PIN DESCRIPTION**

| Pin             | Name                                                 | Input/Output    | Function                                                                                                                                                                                                                                                                                                                                                     |  |  |
|-----------------|------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Vdd             | Power supply                                         | _               | Connected to a plus power supply.                                                                                                                                                                                                                                                                                                                            |  |  |
| Vss             | Ground                                               | _               | Connected to a 0 V power supply.                                                                                                                                                                                                                                                                                                                             |  |  |
| CNVss           | CNVss                                                | _               | Connect CNVss to Vss and apply "L" (0V) to CNVss certainly.                                                                                                                                                                                                                                                                                                  |  |  |
| VDCE            | Voltage drop<br>detection circuit<br>enable          | Input           | This pin is used to operate/stop the voltage drop detection circuit. When "H" level input to this pin, the circuit starts operating. When "L" level is input to this pin, the circuit stops operating.                                                                                                                                                       |  |  |
| RESET           | Reset input/output                                   | I/O             | An N-channel open-drain I/O pin for a system reset. When the watchdog timer, the built-in power-on reset, or the voltage drop detection circuit causes the system to be reset, the RESET pin outputs "L" level.                                                                                                                                              |  |  |
| Xin             | Main clock input                                     | Input           | I/O pins of the main clock generating circuit. When using a ceramic resonator, con-<br>nect it between pins XIN and XOUT. A feedback resistor is built-in between them.                                                                                                                                                                                      |  |  |
| Хоит            | Main clock output                                    | Output          | When using the RC oscillation, connect a resistor and a capacitor to XIN, and leave XOUT pin open.                                                                                                                                                                                                                                                           |  |  |
| XCIN<br>XCOUT   | Sub-clock input<br>Sub-clock output                  | Input<br>Output | I/O pins of the sub-clock generating circuit. Connect a 32 kHz quartz-crystal oscillator between pins XCIN and XCOUT. A feedback resistor is built-in between them.                                                                                                                                                                                          |  |  |
|                 | · ·                                                  | I/O             |                                                                                                                                                                                                                                                                                                                                                              |  |  |
| D0–D7           | I/O port D<br>Input is examined by<br>skip decision. | 1/0             | Each pin of port D has an independent 1-bit wide I/O function. The output structure can be switched to N-channel open-drain or CMOS by software. For input use, set the latch of the specified bit to "1" and select the N-channel open-drain. Ports D4–D7 is also used as SIN, SOUT, SCK and CNTR0 pin.                                                     |  |  |
| D8, D9          | Output port D                                        | Output          | Each pin of port D has an independent 1-bit wide output function. The output struc-<br>ture is N-channel open-drain. Ports D8 and D9 are also used as INT0 pin and INT1<br>pin, respectively.                                                                                                                                                                |  |  |
| P00–P03         | I/O port P0                                          | I/O             | Port P0 serves as a 4-bit I/O port. The output structure can be switched to N-channel open-drain or CMOS by software. For input use, set the latch of the specified bit to "1" and select the N-channel open-drain. Port P0 has a key-on wakeup function and a pull-up function. Both functions can be switched by software.                                 |  |  |
| P10-P13         | I/O port P1                                          | I/O             | Port P1 serves as a 4-bit I/O port. The output structure can be switched to N-channel open-drain or CMOS by software. For input use, set the latch of the specified bit to "1" and select the N-channel open-drain. Port P1 has a key-on wakeup function and a pull-up function. Both functions can be switched by software.                                 |  |  |
| P20-P23         | I/O port P2                                          | I/O             | Port P2 serves as a 4-bit I/O port. The output structure is N-channel open-drain. For input use, set the latch of the specified bit to "1". Ports P20–P23 are also used as AIN0–AIN3, respectively.                                                                                                                                                          |  |  |
| P30-P33         | I/O port P3                                          | I/O             | Port P3 serves as a 4-bit I/O port. The output structure is N-channel open-drain. For input use, set the latch of the specified bit to "1". Ports P30–P33 are also used as AIN4–AIN7, respectively.                                                                                                                                                          |  |  |
| P40-P43         | I/O port P4                                          | I/O             | Port P4 serves as a 4-bit I/O port. The output structure can be switched to N-channel open-drain or CMOS by software. For input use, set the latch of the specified bit to "1" and select the N-channel open-drain.                                                                                                                                          |  |  |
| Port C          | Output port C                                        | Output          | 1-bit output port. The output structure is CMOS. Port C is also used as CNTR1 pin.                                                                                                                                                                                                                                                                           |  |  |
| COM0–<br>COM3   | Common output                                        | Output          | LCD common output pins. Pins COM <sub>0</sub> and COM <sub>1</sub> are used at 1/2 duty, pins COM <sub>0</sub> – COM <sub>2</sub> are used at 1/3 duty and pins COM <sub>0</sub> –COM <sub>3</sub> are used at 1/4 duty.                                                                                                                                     |  |  |
| SEG0-SEG19      | Segment output                                       | Output          | LCD segment output pins. SEG0-SEG2 pins are used as VLC3-VLC1 pins, respectively.                                                                                                                                                                                                                                                                            |  |  |
| VLC3–VLC1       | LCD power supply                                     | -               | LCD power supply pins.<br>When the internal resistor is used, VDD pin is connected to VLC3 pin (if luminance adjustment is required, VDD pin is connected to VLC3 pin through a resistor).<br>When the external power supply is used, apply the voltage $0 \le VLC1 \le VLC2 \le VLC3 \le VDD$ .<br>VLC3–VLC1 pins are used as SEG0–SEG2 pins, respectively. |  |  |
| CNTR0,<br>CNTR1 | Timer input/output                                   | I/O             | CNTR0 pin has the function to input the clock for the timer 1 event counter, and to output the timer 1 or timer 2 underflow signal divided by 2.<br>CNTR1 pin has the function to input the clock for the timer 3 event counter, and to output the PWM signal generated by timer 4.CNTR0 pin and CNTR1 pin are also used as Ports D7 and C, respectively.    |  |  |
| INTO, INT1      | Interrupt input                                      | Input           | INT0 pin and INT1 pin accept external interrupts. They have the key-on wakeup func-<br>tion which can be switched by software. INT0 pin and INT1 pin are also used as<br>Ports D8 and D9, respectively.                                                                                                                                                      |  |  |
| AIN0-AIN7       | Analog input                                         | Input           | A/D converter analog input pins. AIN0–AIN7 are also used as ports P20–P23 and P30–P33, respectively.                                                                                                                                                                                                                                                         |  |  |
| SCK             | Serial I/O data I/O                                  | I/O             | Serial I/O data transfer synchronous clock I/O pin. SCK pin is also used as port D6.                                                                                                                                                                                                                                                                         |  |  |
| SOUT            | Serial I/O data output                               | Output          | Serial I/O data output pin. SOUT pin is also used as port D5.                                                                                                                                                                                                                                                                                                |  |  |
| SIN             | Serial I/O clock input                               | Input           | Serial I/O data input pin. SIN pin is also used as port D4.                                                                                                                                                                                                                                                                                                  |  |  |



# MULTIFUNCTION

| Pin  | Multifunction | Pin   | Multifunction | Pin | Multifunction | Pin   | Multifunction |
|------|---------------|-------|---------------|-----|---------------|-------|---------------|
| D4   | SIN           | SIN   | D4            | С   | CNTR1         | CNTR1 | С             |
| D5   | SOUT          | SOUT  | D5            | P20 | AINO          | AINO  | P20           |
| D6   | Scк           | SCK   | D6            | P21 | AIN1          | AIN1  | P21           |
| D7   | CNTR0         | CNTR0 | D7            | P22 | Ain2          | AIN2  | P22           |
| D8   | INT0          | INT0  | D8            | P23 | Аімз          | Аімз  | P23           |
| D9   | INT1          | INT1  | D9            | P30 | AIN4          | AIN4  | P30           |
| VLC3 | SEG0          | SEG0  | VLC3          | P31 | Ains          | AIN5  | P31           |
| VLC2 | SEG1          | SEG1  | VLC2          | P32 | AIN6          | AIN6  | P32           |
| VLC1 | SEG2          | SEG2  | VLC1          | P33 | Ain7          | AIN7  | P33           |

Notes 1: Pins except above have just single function.

2: The output of D8 and D9 can be used even when INT0 and INT1 are selected.

3: The input of ports D4–D6 can be used even when SIN, SOUT and SCK are selected.

4: The input/output of D7 can be used even when CNTR0 (input) is selected.

5: The input of D7 can be used even when CNTR0 (output) is selected.

6: The port C "H" output function can be used even when CNTR1 (output) is selected.

# **DEFINITION OF CLOCK AND CYCLE**

#### Operation source clock

The operation source clock is the source clock to operate this product. In this product, the following clocks are used.

- Clock (f(XIN)) by the external ceramic resonator
- Clock (f(XIN)) by the external RC oscillation
- Clock (f(XIN)) by the external input
- Clock (f(RING)) of the on-chip oscillator which is the internal oscillator
- Clock (f(XCIN)) by the external quartz-crystal oscillation

System clock (STCK)

The system clock is the basic clock for controlling this product. The system clock is selected by the clock control register MR shown as the table below.

Instruction clock (INSTCK)

The instruction clock is the basic clock for controlling CPU. The instruction clock (INSTCK) is a signal derived by dividing the system clock (STCK) by 3. The one instruction clock cycle generates the one machine cycle.

Machine cycle

The machine cycle is the standard cycle required to execute the instruction.

#### Table Selection of system clock

|     | Register MR |     | Register MR |                                   |                                        | System clock | Operation mode |
|-----|-------------|-----|-------------|-----------------------------------|----------------------------------------|--------------|----------------|
| MR3 | MR2         | MR1 | MR0         |                                   |                                        |              |                |
| 0   | 0           | 0   | 0           | f(STCK) = f(XIN) or f(RING)       | High-speed through mode                |              |                |
|     |             | ×   | 1           | f(STCK) = f(XCIN)                 | Low-speed through mode                 |              |                |
| 0   | 1           | 0   | 0           | f(STCK) = f(XIN)/2  or  f(RING)/2 | High-speed frequency divided by 2 mode |              |                |
|     |             | ×   | 1           | f(STCK) = f(XCIN)/2               | Low-speed frequency divided by 2 mode  |              |                |
| 1   | 0           | 0   | 0           | f(STCK) = f(XIN)/4  or  f(RING)/4 | High-speed frequency divided by 4 mode |              |                |
|     |             | ×   | 1           | f(STCK) = f(XCIN)/4               | Low-speed frequency divided by 4 mode  |              |                |
| 1   | 1           | 0   | 0           | f(STCK) = f(XIN)/8  or  f(RING)/8 | High-speed frequency divided by 8 mode |              |                |
|     |             | Х   | 1           | f(STCK) = f(XCIN)/8               | Low-speed frequency divided by 8 mode  |              |                |

X: 0 or 1

Note: The f(RING)/8 is selected after system is released from reset.



## PORT FUNCTION

| Port    | Pin               | Input  | Output structure      | I/O  | Control      | Control   | Remark                        |
|---------|-------------------|--------|-----------------------|------|--------------|-----------|-------------------------------|
| FUIL    | E III             | Output |                       | unit | instructions | registers | Kelliaik                      |
| Port D  | D0-D3, D4/SIN,    | I/O    | N-channel open-drain/ | 1    | SD, RD       | FR1, FR2  | Output structure selection    |
|         | D5/SOUT, D6/SCK,  | (8)    | CMOS                  |      | SZD          | J1        | function (programmable)       |
|         | D7/CNTR0          |        |                       |      | CLD          | W6        |                               |
|         | D8/INT0, D9/INT1  | Output | N-channel open-drain  |      |              | l1, l2    | Key-on wakeup function        |
|         |                   | (2)    |                       |      |              | K2        | (programmable)                |
| Port P0 | P00-P03           | I/O    | N-channel open-drain/ | 4    | OP0A         | FR0       | Built-in programmable pull-up |
|         |                   | (4)    | CMOS                  |      | IAP0         | PU0       | functions and key-on wakeup   |
|         |                   |        |                       |      |              | K0        | functions (programmable)      |
| Port P1 | P10–P13           | I/O    | N-channel open-drain/ | 4    | OP1A         | FR0       | Built-in programmable pull-up |
|         |                   | (4)    | CMOS                  |      | IAP1         | PU1       | functions and key-on wakeup   |
|         |                   |        |                       |      |              | K1        | functions (programmable)      |
| Port P2 | P20/AIN0-P23/AIN3 | I/O    | N-channel open-drain  | 4    | OP2A         | Q2        |                               |
|         |                   | (4)    |                       |      | IAP2         |           |                               |
| Port P3 | P30/AIN4–P33/AIN7 | I/O    | N-channel open-drain  | 4    | OP3A         | Q3        |                               |
|         |                   | (4)    |                       |      | IAP3         |           |                               |
| Port P4 | P40-P43           | I/O    | N-channel open-drain/ | 4    | OP4A         | FR3       | Output structure selection    |
|         |                   | (4)    | CMOS                  |      | IAP4         |           | function (programmable)       |
| Port C  | C/CNTR1           | Output | CMOS                  | 1    | RCP          | W4        |                               |
|         |                   | (1)    |                       |      | SCP          |           |                               |



## CONNECTIONS OF UNUSED PINS

| Pin Connection                            |                 | Usage condition                                                                 |  |  |  |  |
|-------------------------------------------|-----------------|---------------------------------------------------------------------------------|--|--|--|--|
| Xin                                       | Connect to Vss. | Internal oscillator is selected (CMCK and CRCK instructions are not executed.)  |  |  |  |  |
|                                           |                 | (Note 1)                                                                        |  |  |  |  |
|                                           |                 | Sub-clock input is selected for system clock (MR0=1). (Note 2)                  |  |  |  |  |
| Хоит                                      | Open.           | Internal oscillator is selected (CMCK and CRCK instructions are not executed.)  |  |  |  |  |
|                                           |                 | (Note 1)                                                                        |  |  |  |  |
|                                           |                 | RC oscillator is selected (CRCK instruction is executed)                        |  |  |  |  |
|                                           |                 | External clock input is selected for main clock (CMCK instruction is executed). |  |  |  |  |
|                                           |                 | (Note 3)                                                                        |  |  |  |  |
|                                           |                 | Sub-clock input is selected for system clock (MR0=1). (Note 2)                  |  |  |  |  |
| XCIN                                      | Connect to Vss. | Sub-clock is not used.                                                          |  |  |  |  |
| Хсоит                                     | Open.           | Sub-clock is not used.                                                          |  |  |  |  |
| D0-D3                                     | Open.           |                                                                                 |  |  |  |  |
|                                           | Connect to Vss. | N-channel open-drain is selected for the output structure. (Note 4)             |  |  |  |  |
| D4/SIN                                    | Open.           | SIN pin is not selected.                                                        |  |  |  |  |
|                                           | Connect to Vss. | N-channel open-drain is selected for the output structure.                      |  |  |  |  |
| D5/SOUT                                   | Open.           |                                                                                 |  |  |  |  |
|                                           | Connect to Vss. | N-channel open-drain is selected for the output structure.                      |  |  |  |  |
| D6/SCK                                    | Open.           | Scк pin is not selected.                                                        |  |  |  |  |
|                                           | Connect to Vss. | N-channel open-drain is selected for the output structure.                      |  |  |  |  |
| D7/CNTR0                                  | Open.           | CNTR0 input is not selected for timer 1 count source.                           |  |  |  |  |
|                                           | Connect to Vss. | N-channel open-drain is selected for the output structure.                      |  |  |  |  |
| D8/INT0                                   | Open.           | "0" is set to output latch.                                                     |  |  |  |  |
|                                           | Connect to Vss. |                                                                                 |  |  |  |  |
| D9/INT1 Open. "0" is set to output latch. |                 | "0" is set to output latch.                                                     |  |  |  |  |
|                                           | Connect to Vss. |                                                                                 |  |  |  |  |
| C/CNTR1                                   | Open.           | CNTR1 input is not selected for timer 3 count source.                           |  |  |  |  |
| P00–P03                                   | Open.           | The key-on wakeup function is not selected. (Note 4)                            |  |  |  |  |
|                                           | Connect to Vss. | N-channel open-drain is selected for the output structure. (Note 5)             |  |  |  |  |
|                                           |                 | The pull-up function is not selected. (Note 4)                                  |  |  |  |  |
|                                           |                 | The key-on wakeup function is not selected. (Note 4)                            |  |  |  |  |
| P10–P13                                   | Open.           | The key-on wakeup function is not selected. (Note 4)                            |  |  |  |  |
|                                           | Connect to Vss. | N-channel open-drain is selected for the output structure. (Note 5)             |  |  |  |  |
|                                           | _               | The pull-up function is not selected. (Note 4)                                  |  |  |  |  |
|                                           |                 | The key-on wakeup function is not selected. (Note 4)                            |  |  |  |  |
| P20/AIN0-                                 | Open.           |                                                                                 |  |  |  |  |
| P23/AIN3                                  | Connect to Vss. |                                                                                 |  |  |  |  |
| P30/AIN4-                                 | Open.           |                                                                                 |  |  |  |  |
| P33/AIN7                                  | Connect to Vss. |                                                                                 |  |  |  |  |
| P40–P43                                   | Open.           |                                                                                 |  |  |  |  |
|                                           | Connect to Vss. | N-channel open-drain is selected for the output structure. (Note 5)             |  |  |  |  |
| COM0–COM3                                 | Open.           |                                                                                 |  |  |  |  |
| VLC3/SEG0                                 | Open.           | SEG0 pin is selected.                                                           |  |  |  |  |
|                                           | Open.           | SEG1 pin is selected.                                                           |  |  |  |  |
| VLC2/SEG1                                 |                 |                                                                                 |  |  |  |  |
| VLC2/SEG1<br>VLC1/SEG2                    | Open.           | SEG2 pin is selected.                                                           |  |  |  |  |

Notes 1: When the CMCK and CRCK instructions are not executed, the internal oscillation (on-chip oscillator) is selected for main clock.

2: When sub-clock (XCIN) input is selected (MR0 = 1) for the system clock by setting "1" to bit 1 (MR1) of clock control register MR, main clock is stopped. 3: Select the ceramic resonance by executing the CMCK instruction to use the external clock input for the main clock.

4: Be sure to select the output structure of ports Do–D3 and P4o–P43 and the pull-up function and key-on wakeup function of P0o–P03 and P1o–P13 with every one port. Set the corresponding bits of registers for each port.

5: Be sure to select the output structure of ports P00–P03 and P10–P13 with every two ports. If only one of the two pins is used, leave another one open.

(Note when connecting to VSS and VDD)

• Connect the unused pins to VSS and VDD using the thickest wire at the shortest distance against noise.



## PORT BLOCK DIAGRAMS



Port block diagram (1)





RENESAS



Port block diagram (3)





Port block diagram (4)





Port block diagram (5)





RENESAS



RENESAS



Port block diagram (8)



# FUNCTION BLOCK OPERATIONS CPU

## (1) Arithmetic logic unit (ALU)

The arithmetic logic unit ALU performs 4-bit arithmetic such as 4bit data addition, comparison, AND operation, OR operation, and bit manipulation.

# (2) Register A and carry flag

Register A is a 4-bit register used for arithmetic, transfer, exchange, and I/O operation.

Carry flag CY is a 1-bit flag that is set to "1" when there is a carry with the AMC instruction (Figure 1).

It is unchanged with both A n instruction and AM instruction. The value of Ao is stored in carry flag CY with the RAR instruction (Figure 2).

Carry flag CY can be set to "1" with the SC instruction and cleared to "0" with the RC instruction.

# (3) Registers B and E

Register B is a 4-bit register used for temporary storage of 4-bit data, and for 8-bit data transfer together with register A.

Register E is an 8-bit register. It can be used for 8-bit data transfer with register B used as the high-order 4 bits and register A as the low-order 4 bits (Figure 3).

Register E is undefined after system is released from reset and returned from the RAM back-up. Accordingly, set the initial value.

# (4) Register D

Register D is a 3-bit register.

It is used to store a 7-bit ROM address together with register A and is used as a pointer within the specified page when the TABP p, BLA p, or BMLA p instruction is executed (Figure 4).

Register D is undefined after system is released from reset and returned from the RAM back-up. Accordingly, set the initial value.



Fig. 1 AMC instruction execution example



Fig. 2 RAR instruction execution example



Fig. 3 Registers A, B and register E



Fig. 4 TABP p instruction execution example

### (5) Stack registers (SKs) and stack pointer (SP)

Stack registers (SKs) are used to temporarily store the contents of program counter (PC) just before branching until returning to the original routine when;

- branching to an interrupt service routine (referred to as an interrupt service routine),
- performing a subroutine call, or
- executing the table reference instruction (TABP p).

Stack registers (SKs) are eight identical registers, so that subroutines can be nested up to 8 levels. However, one of stack registers is used respectively when using an interrupt service routine and when executing a table reference instruction. Accordingly, be careful not to over the stack when performing these operations together. The contents of registers SKs are destroyed when 8 levels are exceeded.

The register SK nesting level is pointed automatically by 3-bit stack pointer (SP). The contents of the stack pointer (SP) can be transferred to register A with the TASP instruction.

Figure 5 shows the stack registers (SKs) structure.

Figure 6 shows the example of operation at subroutine call.

#### (6) Interrupt stack register (SDP)

Interrupt stack register (SDP) is a 1-stage register. When an interrupt occurs, this register (SDP) is used to temporarily store the contents of data pointer, carry flag, skip flag, register A, and register B just before an interrupt until returning to the original routine.

Unlike the stack registers (SKs), this register (SDP) is not used when executing the subroutine call instruction and the table reference instruction.

## (7) Skip flag

Skip flag controls skip decision for the conditional skip instructions and continuous described skip instructions. When an interrupt occurs, the contents of skip flag is stored automatically in the interrupt stack register (SDP) and the skip condition is retained.

| Program counter (PC)                                                                                                                                                                                                                                                                                                                    |                 |          |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------|--|--|--|--|
| Executing <b>BM</b><br>instruction                                                                                                                                                                                                                                                                                                      | א <b>ר</b><br>ד |          |  |  |  |  |
| 5                                                                                                                                                                                                                                                                                                                                       | SK0             | (SP) = 0 |  |  |  |  |
| 5                                                                                                                                                                                                                                                                                                                                       | SK1             | (SP) = 1 |  |  |  |  |
| 5                                                                                                                                                                                                                                                                                                                                       | SK2             | (SP) = 2 |  |  |  |  |
| S                                                                                                                                                                                                                                                                                                                                       | SK3             | (SP) = 3 |  |  |  |  |
| S                                                                                                                                                                                                                                                                                                                                       | SK4             | (SP) = 4 |  |  |  |  |
| S                                                                                                                                                                                                                                                                                                                                       | SK5             | (SP) = 5 |  |  |  |  |
| S                                                                                                                                                                                                                                                                                                                                       | SK6             | (SP) = 6 |  |  |  |  |
| 5                                                                                                                                                                                                                                                                                                                                       | SK7             | (SP) = 7 |  |  |  |  |
| Stack pointer (SP) points "7" at reset or returning from RAM back-up mode. It points "0" by executing the first <b>BM</b> instruction, and the contents of program counter is stored in SKo. When the <b>BM</b> instruction is executed after eight stack registers are used ((SP) = 7), (SP) = 0 and the contents of SKo is destroyed. |                 |          |  |  |  |  |





Fig. 6 Example of operation at subroutine call



## (8) Program counter (PC)

Program counter (PC) is used to specify a ROM address (page and address). It determines a sequence in which instructions stored in ROM are read. It is a binary counter that increments the number of instruction bytes each time an instruction is executed. However, the value changes to a specified address when branch instructions, subroutine call instructions, return instructions, or the table reference instruction (TABP p) is executed.

Program counter consists of PCH (most significant bit to bit 7) which specifies to a ROM page and PCL (bits 6 to 0) which specifies an address within a page. After it reaches the last address (address 127) of a page, it specifies address 0 of the next page (Figure 7).

Make sure that the  $\mathsf{PCH}$  does not specify after the last page of the built-in ROM.

# (9) Data pointer (DP)

Data pointer (DP) is used to specify a RAM address and consists of registers Z, X, and Y. Register Z specifies a RAM file group, register X specifies a file, and register Y specifies a RAM digit (Figure 8).

Register Y is also used to specify the port D bit position.

When using port D, set the port D bit position to register Y certainly and execute the SD, RD, or SZD instruction (Figure 9).

#### Note

Register Z of data pointer is undefined after system is released from reset.

Also, registers Z, X and Y are undefined in the RAM back-up. After system is returned from the RAM back-up, set these registers.



Fig. 7 Program counter (PC) structure



Fig. 8 Data pointer (DP) structure



Fig. 9 SD instruction execution example



### **PROGRAM MEMORY (ROM)**

The program memory is a mask ROM. 1 word of ROM is composed of 10 bits. ROM is separated every 128 words by the unit of page (addresses 0 to 127). Table 1 shows the ROM size and pages. Figure 10 shows the ROM map of M34524ED.

#### Table 1 ROM size and pages

| Part number | ROM (PROM) size<br>(X 10 bits) | Pages          |
|-------------|--------------------------------|----------------|
| M34524M8    | 8192 words                     | 64 (0 to 63)   |
| M34524MC    | 12288 words                    | 96 (0 to 95)   |
| M34524ED    | 16384 words                    | 128 (0 to 127) |

Note: Data in pages 64 to 127 can be referred with the TABP p instruction after the SBK instruction is executed.

Data in pages 0 to 63 can be referred with the TABP p instruction after the RBK instruction is executed.

A part of page 1 (addresses 008016 to 00FF16) is reserved for interrupt addresses (Figure 11). When an interrupt occurs, the address (interrupt address) corresponding to each interrupt is set in the program counter, and the instruction at the interrupt address is executed. When using an interrupt service routine, write the instruction generating the branch to that routine at an interrupt address.

Page 2 (addresses 010016 to 017F16) is the special page for subroutine calls. Subroutines written in this page can be called from any page with the 1-word instruction (BM). Subroutines extending from page 2 to another page can also be called with the BM instruction when it starts on page 2.

ROM pattern (bits 7 to 0) of all addresses can be used as data areas with the TABP  $\ensuremath{\mathsf{p}}$  instruction.



Fig. 10 ROM map of M34524ED



Fig. 11 Page 1 (addresses 008016 to 00FF16) structure



## DATA MEMORY (RAM)

1 word of RAM is composed of 4 bits, but 1-bit manipulation (with the SB j, RB j, and SZB j instructions) is enabled for the entire memory area. A RAM address is specified by a data pointer. The data pointer consists of registers Z, X, and Y. Set a value to the data pointer certainly when executing an instruction to access RAM (also, set a value after system returns from RAM back-up). RAM includes the area for LCD.

When writing "1" to a bit corresponding to displayed segment, the segment is turned on.

Table 2 shows the RAM size. Figure 12 shows the RAM map.

#### Note

Register Z of data pointer is undefined after system is released from reset.

Also, registers Z, X and Y are undefined in the RAM back-up. After system is returned from the RAM back-up, set these registers.

#### Table 2 RAM size

| Part number | RAM size                       |
|-------------|--------------------------------|
| M34524M8    | 512 words X 4 bits (2048 bits) |
| M34524MC    | 512 words X 4 bits (2048 bits) |
| M34524ED    | 512 words X 4 bits (2048 bits) |

|            | Register Z | 0 |   |   |   |  | 1  |    |    |    |   |   |   |  |    |    |    |    |    |
|------------|------------|---|---|---|---|--|----|----|----|----|---|---|---|--|----|----|----|----|----|
| /          | Register X | 0 | 1 | 2 | 3 |  | 12 | 13 | 14 | 15 | 0 | 1 | 2 |  | 11 | 12 | 13 | 14 | 15 |
|            | 0          |   |   |   |   |  |    |    |    |    |   |   |   |  |    |    |    |    |    |
|            | 1          |   |   |   |   |  |    |    |    |    |   |   |   |  |    |    |    |    |    |
|            | 2          |   |   |   |   |  |    |    |    |    |   |   |   |  |    |    |    |    |    |
|            | 3          |   |   |   |   |  |    |    |    |    |   |   |   |  |    |    |    |    |    |
|            | 4          |   |   |   |   |  |    |    |    |    |   |   |   |  |    |    |    |    |    |
|            | 5          |   |   |   |   |  |    |    |    |    |   |   |   |  |    |    |    |    |    |
| ≻          | 6          |   |   |   |   |  |    |    |    |    |   |   |   |  |    |    |    |    |    |
| ster       | 7          |   |   |   |   |  |    |    |    |    |   |   |   |  |    |    |    |    |    |
| Register Y | 8          |   |   |   |   |  |    |    |    |    |   |   |   |  |    | 0  | 8  | 16 |    |
| Å          | 9          |   |   |   |   |  |    |    |    |    |   |   |   |  |    | 1  | 9  | 17 |    |
|            | 10         |   |   |   |   |  |    |    |    |    |   |   |   |  |    | 2  | 10 | 18 |    |
|            | 11         |   |   |   |   |  |    |    |    |    |   |   |   |  |    | 3  | 11 | 19 |    |
|            | 12         |   |   |   |   |  |    |    |    |    |   |   |   |  |    | 4  | 12 |    |    |
|            | 13         |   |   |   |   |  |    |    |    |    |   |   |   |  |    |    | 13 |    |    |
|            | 14         |   |   |   |   |  |    |    |    |    |   |   |   |  |    | 6  | 14 |    |    |
|            | 15         |   |   |   |   |  |    |    |    |    |   |   |   |  |    | 7  | 15 |    |    |

Fig. 12 RAM map



## **INTERRUPT FUNCTION**

The interrupt type is a vectored interrupt branching to an individual address (interrupt address) according to each interrupt source. An interrupt occurs when the following 3 conditions are satisfied.

• An interrupt activated condition is satisfied (request flag = "1")

- Interrupt enable bit is enabled ("1")
- Interrupt enable flag is enabled (INTE = "1")

Table 3 shows interrupt sources. (Refer to each interrupt request flag for details of activated conditions.)

## (1) Interrupt enable flag (INTE)

The interrupt enable flag (INTE) controls whether the every interrupt enable/disable. Interrupts are enabled when INTE flag is set to "1" with the EI instruction and disabled when INTE flag is cleared to "0" with the DI instruction. When any interrupt occurs, the INTE flag is automatically cleared to "0," so that other interrupts are disabled until the EI instruction is executed.

## (2) Interrupt enable bit

Use an interrupt enable bit of interrupt control registers V1 and V2 to select the corresponding interrupt or skip instruction.

Table 4 shows the interrupt request flag, interrupt enable bit and skip instruction.

Table 5 shows the interrupt enable bit function.

## (3) Interrupt request flag

When the activated condition for each interrupt is satisfied, the corresponding interrupt request flag is set to "1." Each interrupt request flag is cleared to "0" when either;

• an interrupt occurs, or

• the next instruction is skipped with a skip instruction.

Each interrupt request flag is set to "1" when the activated condition is satisfied even if the interrupt is disabled by the INTE flag or its interrupt enable bit. Once set, the interrupt request flag retains set until it is cleared to "0" by the interrupt occurrence or the skip instruction.

Accordingly, an interrupt occurs when the interrupt disable state is released while the interrupt request flag is set.

If more than one interrupt request flag is set to "1" when the interrupt disable state is released, the interrupt priority level is as follows shown in Table 3.

#### Table 3 Interrupt sources

|                   | terrupt sources                                        |                                                                          |                        |
|-------------------|--------------------------------------------------------|--------------------------------------------------------------------------|------------------------|
| Priority<br>level | Interrupt name                                         | Activated condition                                                      | Interrupt<br>address   |
| 1                 | External 0 interrupt                                   | Level change of<br>INT0 pin                                              | Address 0<br>in page 1 |
| 2                 | External 1 interrupt                                   | Level change of<br>INT1 pin                                              | Address 2<br>in page 1 |
| 3                 | Timer 1 interrupt                                      | Timer 1 underflow                                                        | Address 4<br>in page 1 |
| 4                 | Timer 2 interrupt                                      | Timer 2 underflow                                                        | Address 6<br>in page 1 |
| 5                 | Timer 3 interrupt                                      | Timer 3 underflow                                                        | Address 8<br>in page 1 |
| 6                 | Timer 5 interrupt                                      | Timer 5 underflow                                                        | Address A<br>in page 1 |
| 7                 | A/D interrupt                                          | Completion of<br>A/D conversion                                          | Address C<br>in page 1 |
| 8                 | Timer 4 interrupt or<br>Serial I/O interrupt<br>(Note) | Timer 4 underflow<br>or completion of<br>serial I/O transmit/<br>receive | Address E<br>in page 1 |

Note: Timer 4 interrupt or serial I/O interrupt can be selected by the timer 4, serial I/O interrupt source selection bit (I30).

#### Table 4 Interrupt request flag, interrupt enable bit and skip instruction

|                      |                           | -                |                        |
|----------------------|---------------------------|------------------|------------------------|
| Interrupt name       | Interrupt<br>request flag | Skip instruction | Interrupt<br>nable bit |
| External 0 interrupt | EXF0                      | SNZ0             | V10                    |
| External 1 interrupt | EXF1                      | SNZ1             | V11                    |
| Timer 1 interrupt    | T1F                       | SNZT1            | V12                    |
| Timer 2 interrupt    | T2F                       | SNZT2            | V13                    |
| Timer 3 interrupt    | T3F                       | SNZT3            | V20                    |
| Timer 5 interrupt    | T5F                       | SNZT5            | V21                    |
| A/D interrupt        | ADF                       | SNZAD            | V22                    |
| Timer 4 interrupt    | T4F                       | SNZT4            | V23                    |
| Serial I/O interrupt | SIOF                      | SNZSI            | V23                    |

#### Table 5 Interrupt enable bit function

| Interrupt enable bit | Occurrence of interrupt | Skip instruction |
|----------------------|-------------------------|------------------|
| 1                    | Enabled                 | Invalid          |
| 0                    | Disabled                | Valid            |



#### (4) Internal state during an interrupt

The internal state of the microcomputer during an interrupt is as follows (Figure 14).

• Program counter (PC)

An interrupt address is set in program counter. The address to be executed when returning to the main routine is automatically stored in the stack register (SK).

- Interrupt enable flag (INTE)
   INTE flag is cleared to "0" so that interrupts are disabled.
- Interrupt request flag
   Only the request flag for the current interrupt source is cleared to
- "0."Data pointer, carry flag, skip flag, registers A and BThe contents of these registers and flags are stored automa
- The contents of these registers and flags are stored automatically in the interrupt stack register (SDP).

## (5) Interrupt processing

When an interrupt occurs, a program at an interrupt address is executed after branching a data store sequence to stack register. Write the branch instruction to an interrupt service routine at an interrupt address.

Use the RTI instruction to return from an interrupt service routine. Interrupt enabled by executing the EI instruction is performed after executing 1 instruction (just after the next instruction is executed). Accordingly, when the EI instruction is executed just before the RTI instruction, interrupts are enabled after returning the main routine. (Refer to Figure 13)



Fig. 13 Program example of interrupt processing



#### Fig. 14 Internal state when interrupt occurs



Fig. 15 Interrupt system diagram

#### (6) Interrupt control registers

Interrupt control register V1

Interrupt enable bits of external 0, timer 1 and timer 2 are assigned to register V1. Set the contents of this register through register A with the TV1A instruction. The TAV1 instruction can be used to transfer the contents of register V1 to register A.

• Interrupt control register V2

The timer 3, timer 5, A/D, Timer 4 and serial I/O interrupt enable bit is assigned to register V2. Set the contents of this register through register A with the TV2A instruction. The TAV2 instruction can be used to transfer the contents of register V2 to register A.

• Interrupt control register I3

The timer 4, serial I/O interrupt source selection bit is assigned to register I3. Set the contents of this register through register A with the TI3A instruction. The TAI3 instruction can be used to transfer the contents of register I3 to register A.

#### Table 6 Interrupt control registers

|      | Interrupt control register V1    | at | reset : 00002        | at power down : 00002                 | R/W<br>TAV1/TV1A |
|------|----------------------------------|----|----------------------|---------------------------------------|------------------|
| V/10 | Timer 2 interrupt enable bit     | 0  | Interrupt disabled ( | SNZT2 instruction is valid)           |                  |
| V13  | V13 Timer 2 interrupt enable bit | 1  | Interrupt enabled (  | SNZT2 instruction is invalid) (Note   | 2)               |
| V12  | Timer 1 interrupt enable bit     | 0  | Interrupt disabled ( | SNZT1 instruction is valid)           |                  |
| VIZ  |                                  | 1  | Interrupt enabled (  | SNZT1 instruction is invalid) (Note   | 2)               |
| V11  | External 1 interrupt enable bit  | 0  | Interrupt disabled ( | SNZ1 instruction is valid)            |                  |
| V 11 |                                  | 1  | Interrupt enabled (  | SNZ1 instruction is invalid) (Note 2) | )                |
| V10  | External 0 interrupt enable bit  | 0  | Interrupt disabled ( | SNZ0 instruction is valid)            |                  |
| V 10 |                                  | 1  | Interrupt enabled (  | SNZ0 instruction is invalid) (Note 2) | )                |

|      | Interrupt control register V2                         | at                   | reset : 00002                | at power down : 00002               | R/W<br>TAV2/TV2A |
|------|-------------------------------------------------------|----------------------|------------------------------|-------------------------------------|------------------|
| 1/00 | Timer 4, serial I/O interrupt enable bit (Note 3)     | 0                    | Interrupt disabled (         | (SNZT4, SNZSI instruction is valid) |                  |
| V23  | V23 Timer 4, serial I/O interrupt enable bit (Note 3) | 1                    | Interrupt enabled (          | SNZT4, SNZSI instruction is invalid | I) (Note 2)      |
| 1/05 | V/22 A/D interrupt enable bit                         | Interrupt disabled ( | (SNZAD instruction is valid) |                                     |                  |
| V 22 |                                                       | 1                    | Interrupt enabled (          | SNZAD instruction is invalid) (Note | e 2)             |
| 1/0  | Timer 5 interrupt enable bit                          | 0                    | Interrupt disabled (         | (SNZT5 instruction is valid)        |                  |
| V21  | V21 Timer 5 interrupt enable bit                      | 1                    | Interrupt enabled (          | SNZT5 instruction is invalid) (Note | 2)               |
| 1/0- | Timor 2 interrupt enable hit                          | 0                    | Interrupt disabled (         | (SNZT3 instruction is valid)        |                  |
| V20  | Timer 3 interrupt enable bit                          | 1                    | Interrupt enabled (          | SNZT3 instruction is invalid) (Note | 2)               |

|     | Interrupt control register I3                  | á | at reset : 02        | at power down : state retained     | R/W<br>TAI3/TI3A |
|-----|------------------------------------------------|---|----------------------|------------------------------------|------------------|
| 130 | Timer 4, serial I/O interrupt source selection | 0 | Timer 4 interrupt va | alid, serial I/O interrupt invalid |                  |
| 130 | bit                                            | 1 | Serial I/O interrupt | valid, timer 4 interrupt invalid   |                  |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: These instructions are equivalent to the NOP instruction.

3: Select the timer 4 interrupt or serial I/O interrupt by the timer 4, serial I/O interrupt source selection bit (I30).

#### (7) Interrupt sequence

Interrupts only occur when the respective INTE flag, interrupt enable bits (V10–V13, V20–V23), and interrupt request flag are "1." The interrupt actually occurs 2 to 3 machine cycles after the machine cycle in which all three conditions are satisfied. The interrupt occurs after 3 machine cycles when the interrupt conditions are satisfied on execution of two-cycle instructions or three-cycle instructions. (Refer to Figure 16).





RENESAS

1-26

#### **EXTERNAL INTERRUPTS**

The 4524 Group has the external 0 interrupt and external 1 interrupt.

An external interrupt request occurs when a valid waveform is input to an interrupt input pin (edge detection).

The external interrupt can be controlled with the interrupt control registers I1 and I2.

#### Table 7 External interrupt activated conditions

| Name                 | Input pin | Activated condition                                   | Valid waveform selection bit |
|----------------------|-----------|-------------------------------------------------------|------------------------------|
| External 0 interrupt | D8/INT0   | When the next waveform is input to D8/INT0 pin        | <b>I1</b> 1                  |
|                      |           | <ul> <li>Falling waveform ("H"→"L")</li> </ul>        | 112                          |
|                      |           | <ul> <li>Rising waveform ("L"→"H")</li> </ul>         |                              |
|                      |           | <ul> <li>Both rising and falling waveforms</li> </ul> |                              |
| External 1 interrupt | D9/INT1   | When the next waveform is input to D9/INT1 pin        | l21                          |
|                      |           | <ul> <li>Falling waveform ("H"→"L")</li> </ul>        | 122                          |
|                      |           | <ul> <li>Rising waveform ("L"→"H")</li> </ul>         |                              |
|                      |           | Both rising and falling waveforms                     |                              |





# (1) External 0 interrupt request flag (EXF0)

External 0 interrupt request flag (EXF0) is set to "1" when a valid waveform is input to D8/INT0 pin.

The valid waveforms causing the interrupt must be retained at their level for 4 clock cycles or more of the system clock (Refer to Figure 16).

The state of EXF0 flag can be examined with the skip instruction (SNZ0). Use the interrupt control register V1 to select the interrupt or the skip instruction. The EXF0 flag is cleared to "0" when an interrupt occurs or when the next instruction is skipped with the skip instruction.

• External 0 interrupt activated condition

External 0 interrupt activated condition is satisfied when a valid waveform is input to D8/INT0 pin.

The valid waveform can be selected from rising waveform, falling waveform or both rising and falling waveforms. An example of how to use the external 0 interrupt is as follows.

- ① Set the bit 3 of register I1 to "1" for the INT0 pin to be in the input enabled state.
- <sup>(2)</sup> Select the valid waveform with the bits 1 and 2 of register I1.
- ③ Clear the EXF0 flag to "0" with the SNZ0 instruction.
- ④ Set the NOP instruction for the case when a skip is performed with the SNZ0 instruction.
- ⑤ Set both the external 0 interrupt enable bit (V10) and the INTE flag to "1."

The external 0 interrupt is now enabled. Now when a valid waveform is input to the D $_8$ /INT0 pin, the EXF0 flag is set to "1" and the external 0 interrupt occurs.

## (2) External 1 interrupt request flag (EXF1)

External 1 interrupt request flag (EXF1) is set to "1" when a valid waveform is input to D9/INT1 pin.

The valid waveforms causing the interrupt must be retained at their level for 4 clock cycles or more of the system clock (Refer to Figure 16).

The state of EXF1 flag can be examined with the skip instruction (SNZ1). Use the interrupt control register V1 to select the interrupt or the skip instruction. The EXF1 flag is cleared to "0" when an interrupt occurs or when the next instruction is skipped with the skip instruction.

- External 1 interrupt activated condition
- External 1 interrupt activated condition is satisfied when a valid waveform is input to D9/INT1 pin.

The valid waveform can be selected from rising waveform, falling waveform or both rising and falling waveforms. An example of how to use the external 1 interrupt is as follows.

- ① Set the bit 3 of register I2 to "1" for the INT1 pin to be in the input enabled state.
- $\ensuremath{\textcircled{}^{2}}$  Select the valid waveform with the bits 1 and 2 of register I2.
- $\ensuremath{\textcircled{3}}$  Clear the EXF1 flag to "0" with the SNZ1 instruction.
- ④ Set the NOP instruction for the case when a skip is performed with the SNZ1 instruction.
- ⑤ Set both the external 1 interrupt enable bit (V11) and the INTE flag to "1."

The external 1 interrupt is now enabled. Now when a valid wave-form is input to the D9/INT1 pin, the EXF1 flag is set to "1" and the external 1 interrupt occurs.



## (3) External interrupt control registers

Interrupt control register I1

Register I1 controls the valid waveform for the external 0 interrupt. Set the contents of this register through register A with the TI1A instruction. The TAI1 instruction can be used to transfer the contents of register I1 to register A.

#### Table 8 External interrupt control register

Interrupt control register I2

Register I2 controls the valid waveform for the external 1 interrupt. Set the contents of this register through register A with the TI2A instruction. The TAI2 instruction can be used to transfer the contents of register I2 to register A.

|             | Interrupt control register I1                | a | reset : 00002      | at power down : state retained          | R/W<br>TAI1/TI1A |
|-------------|----------------------------------------------|---|--------------------|-----------------------------------------|------------------|
| 110         | INITO sis issue control hit (Note 2)         | 0 | INT0 pin input dis | abled                                   |                  |
| 113         | INT0 pin input control bit (Note 2)          | 1 | INT0 pin input ena | abled                                   |                  |
|             |                                              | 0 | Falling waveform/  | "L" level ("L" level is recognized with | the SNZI0        |
| 112         | Interrupt valid waveform for INT0 pin/       |   | instruction)       |                                         |                  |
| 112         | return level selection bit (Note 2)          | 1 | Rising waveform/   | H" level ("H" level is recognized with  | the SNZI0        |
|             |                                              | ' | instruction)       |                                         |                  |
| <b>I1</b> 1 | INT0 pin edge detection circuit control bit  | 0 | One-sided edge d   | etected                                 |                  |
| 111         | INTO pill edge detection circuit control bit | 1 | Both edges detect  | ed                                      |                  |
| 110         | INT0 pin Timer 1 count start synchronous     | 0 | Timer 1 count star | t synchronous circuit not selected      |                  |
| 110         | circuit selection bit                        | 1 | Timer 1 count star | t synchronous circuit selected          |                  |

|     | Interrupt control register I2               | at | reset : 00002       | at power down : state retained         | R/W<br>TAI2/TI2A |
|-----|---------------------------------------------|----|---------------------|----------------------------------------|------------------|
| 123 | INT1 pin input control bit (Note 2)         | 0  | INT1 pin input disa | abled                                  |                  |
| 123 |                                             | 1  | INT1 pin input ena  | bled                                   |                  |
|     | Interrupt valid waveform for INT1 pin/      | 0  | U U                 | L" level ("L" level is recognized with | the SNZI1        |
| 122 | return level selection bit (Note 2)         |    | instruction)        |                                        |                  |
|     |                                             | 1  | instruction)        | H" level ("H" level is recognized with | i the SiNZI'I    |
| 121 | INT1 pip adap dataction airquit control bit | 0  | One-sided edge de   | etected                                |                  |
| 121 | INT1 pin edge detection circuit control bit | 1  | Both edges detected | ed                                     |                  |
| 120 | INT1 pin Timer 3 count start synchronous    | 0  | Timer 3 count start | synchronous circuit not selected       |                  |
| 120 | circuit selection bit                       | 1  | Timer 3 count start | synchronous circuit selected           |                  |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: When the contents of these bits (I12, I13, I22 and I23) are changed, the external interrupt request flag (EXF0, EXF1) may be set.



#### (4) Notes on External 0 interrupts

① Note [1] on bit 3 of register I1

When the input of the INT0 pin is controlled with the bit 3 of register I1 in software, be careful about the following notes.

Depending on the input state of the Da/INT0 pin, the external 0 interrupt request flag (EXF0) may be set when the bit 3 of register I1 is changed. In order to avoid the occurrence of an unexpected interrupt, clear the bit 0 of register V1 to "0" (refer to Figure 18<sup>(1)</sup>) and then, change the bit 3 of register I1.

In addition, execute the SNZ0 instruction to clear the EXF0 flag to "0" after executing at least one instruction (refer to Figure 182).

Also, set the NOP instruction for the case when a skip is performed with the SNZ0 instruction (refer to Figure 18<sup>(3)</sup>).

| :           |                                        |
|-------------|----------------------------------------|
| LA 4        | ; (XXX02)                              |
| TV1A        | ; The SNZ0 instruction is valid        |
| LA 8        | ; (1XXX2)                              |
| TI1A        | ; Control of INT0 pin input is changed |
| NOP         |                                        |
| SNZ0        | ; The SNZ0 instruction is executed     |
|             | (EXF0 flag cleared)                    |
| NOP         | 3                                      |
| :           |                                        |
| X : these b | bits are not used here.                |

Fig. 18 External 0 interrupt program example-1

2 Note [2] on bit 3 of register I1

When the bit 3 of register 11 is cleared, the power down function is selected and the input of INT0 pin is disabled, be careful about the following notes.

• When the input of INT0 pin is disabled, invalidate the key-on wakeup function of INT0 pin (register K20 = "0") before system goes into the power down mode. (refer to Figure 19<sup>(1)</sup>).

| :        |                                      |
|----------|--------------------------------------|
| LA 0     | ; ( <b>XXX</b> 02)                   |
| TK2A     | ; INT0 key-on wakeup invalid ${f 0}$ |
| DI       |                                      |
| EPOF     |                                      |
| POF2     | ; RAM back-up                        |
| :        |                                      |
| X : thes | se bits are not used here.           |

Fig. 19 External 0 interrupt program example-2

③ Note on bit 2 of register I1

When the interrupt valid waveform of the D8/INT0 pin is changed with the bit 2 of register 11 in software, be careful about the following notes.

Depending on the input state of the Da/INT0 pin, the external 0 interrupt request flag (EXF0) may be set when the bit 2 of register I1 is changed. In order to avoid the occurrence of an unexpected interrupt, clear the bit 0 of register V1 to "0" (refer to Figure 20<sup>(1)</sup>) and then, change the bit 2 of register I1.

In addition, execute the SNZ0 instruction to clear the EXF0 flag to "0" after executing at least one instruction (refer to Figure 20@).

Also, set the NOP instruction for the case when a skip is performed with the SNZ0 instruction (refer to Figure 20<sup>(3)</sup>).

| :          |         |                                       |
|------------|---------|---------------------------------------|
| LA         | 4       | ; (XXX02)                             |
| TV1A       |         | ; The SNZ0 instruction is valid       |
| LA         | 12      | ; (X1XX2)                             |
| TI1A       |         | ; Interrupt valid waveform is changed |
| NOP        |         |                                       |
| SNZ0       |         | ; The SNZ0 instruction is executed    |
|            |         | (EXF0 flag cleared)                   |
| NOP        |         |                                       |
| :          |         |                                       |
| <b>x</b> : | these b | its are not used here.                |





#### (5) Notes on External 1 interrupts

① Note [1] on bit 3 of register I2

When the input of the INT1 pin is controlled with the bit 3 of register I2 in software, be careful about the following notes.

Depending on the input state of the D9/INT1 pin, the external 1 interrupt request flag (EXF1) may be set when the bit 3 of register I2 is changed. In order to avoid the occurrence of an unexpected interrupt, clear the bit 1 of register V1 to "0" (refer to Figure 21<sup>(1)</sup>) and then, change the bit 3 of register I2.

In addition, execute the SNZ1 instruction to clear the EXF1 flag to "0" after executing at least one instruction (refer to Figure 21<sup>(2)</sup>).

Also, set the NOP instruction for the case when a skip is performed with the SNZ1 instruction (refer to Figure 21<sup>(3)</sup>).

| :    |   |                                        |
|------|---|----------------------------------------|
| LA   | 4 | ; (XX0X2)                              |
| TV1A |   | ; The SNZ1 instruction is valid        |
| LA   | 8 | ; (1XXX2)                              |
| TI2A |   | ; Control of INT1 pin input is changed |
| NOP  |   |                                        |
| SNZ1 |   | ; The SNZ1 instruction is executed     |
|      |   | (EXF1 flag cleared)                    |
| NOP  |   |                                        |
| :    |   |                                        |

Fig. 21 External 1 interrupt program example-1

② Note [2] on bit 3 of register I2

When the bit 3 of register I2 is cleared, the power down function is selected and the input of INT1 pin is disabled, be careful about the following notes.

• When the input of INT1 pin is disabled, invalidate the key-on wakeup function of INT1 pin (register K22 = "0") before system goes into the power down mode. (refer to Figure 22<sup>(1)</sup>).

| :        |                                |
|----------|--------------------------------|
| LA 0     | ; (X0XX2)                      |
| TK2A     | ; INT1 key-on wakeup invalid ① |
| DI       |                                |
| EPOF     |                                |
| POF2     | ; RAM back-up                  |
| :        |                                |
| X : thes | se bits are not used here.     |

Fig. 22 External 1 interrupt program example-2

③ Note on bit 2 of register I2

When the interrupt valid waveform of the D9/INT1 pin is changed with the bit 2 of register I2 in software, be careful about the following notes.

Depending on the input state of the D9/INT1 pin, the external 1 interrupt request flag (EXF1) may be set when the bit 2 of register I2 is changed. In order to avoid the occurrence of an unexpected interrupt, clear the bit 1 of register V1 to "0" (refer to Figure 23<sup>(1)</sup>) and then, change the bit 2 of register I2.

In addition, execute the SNZ1 instruction to clear the EXF1 flag to "0" after executing at least one instruction (refer to Figure 23<sup>(2)</sup>).

Also, set the NOP instruction for the case when a skip is performed with the SNZ1 instruction (refer to Figure 23<sup>(3)</sup>).

| LA   | 4  | ; (XX0X2)                               |
|------|----|-----------------------------------------|
| TV1A |    | ; The SNZ1 instruction is valid ${f I}$ |
| LA   | 12 | ; (X1XX2)                               |
| TI2A |    | ; Interrupt valid waveform is changed   |
| NOP  |    |                                         |
| SNZ1 |    | ; The SNZ1 instruction is executed      |
|      |    | (EXF1 flag cleared)                     |
| NOP  |    |                                         |
| :    |    |                                         |

Fig. 23 External 1 interrupt program example-3



#### TIMERS

- The 4524 Group has the following timers.
- Programmable timer

The programmable timer has a reload register and enables the frequency dividing ratio to be set. It is decremented from a setting value n. When it underflows (count to n + 1), a timer interrupt request flag is set to "1," new data is loaded from the reload register, and count continues (auto-reload function).

• Fixed dividing frequency timer

The fixed dividing frequency timer has the fixed frequency dividing ratio (n). An interrupt request flag is set to "1" after every n count of a count pulse.





The 4524 Group timer consists of the following circuits.

- Prescaler : 8-bit programmable timer
- Timer 1 : 8-bit programmable timer
- Timer 2 : 8-bit programmable timer
- Timer 3 : 8-bit programmable timer
- Timer 4 : 8-bit programmable timer
- Timer 5 : 16-bit fixed dividing frequency timer
- Timer LC : 4-bit programmable timer
- Watchdog timer : 16-bit fixed dividing frequency timer
  - (Timers 1, 2, 3, 4 and 5 have the interrupt function, respectively)

Prescaler and timers 1, 2, 3, 4, 5 and LC can be controlled with the timer control registers PA, W1 to W6. The watchdog timer is a free counter which is not controlled with the control register. Each function is described below.



#### Table 9 Function related timers

| Circuit           | Structure                                                          | Count source                                                                                                                              | Frequency dividing ratio        | Use of output signal                                                                         | Control<br>register |
|-------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------------------------------------------------------------------------------------|---------------------|
| Prescaler         | 8-bit programmable binary down counter                             | Instruction clock (INSTCK)                                                                                                                | 1 to 256                        | • Timer 1, 2, 3, 4 and LC count sources                                                      | PA                  |
| Timer 1           | 8-bit programmable                                                 | Instruction clock (INSTCK)                                                                                                                | 1 to 256                        | Timer 2 count source                                                                         | W1                  |
|                   | binary down counter                                                | Prescaler output (ORCLK)                                                                                                                  |                                 | CNTR0 output                                                                                 | W2                  |
|                   | (link to INT0 input)                                               | <ul> <li>Timer 5 underflow<br/>(T5UDF)</li> <li>CNTR0 input</li> </ul>                                                                    |                                 | Timer 1 interrupt                                                                            |                     |
| Timer 2           | 8-bit programmable                                                 | System clock (STCK)                                                                                                                       | 1 to 256                        | Timer 3 count source                                                                         | W2                  |
|                   | binary down counter                                                | Prescaler output (ORCLK)                                                                                                                  |                                 | CNTR0 output                                                                                 |                     |
|                   |                                                                    | • Timer 1 underflow<br>(T1UDF)                                                                                                            |                                 | Timer 2 interrupt                                                                            |                     |
| Timer 3           |                                                                    | PWM output (PWMOUT)     PWM output (PWMOUT)                                                                                               | 1 to 256                        | a CNTD1 output control                                                                       | W3                  |
| niner 3           | 8-bit programmable<br>binary down counter<br>(link to INT1 input)  | <ul> <li>Provide output (PWMOOT)</li> <li>Prescaler output (ORCLK)</li> <li>Timer 2 underflow<br/>(T2UDF)</li> <li>CNTR1 input</li> </ul> | 1 10 256                        | CNTR1 output control     Timer 3 interrupt                                                   |                     |
| Timer 4           | 8-bit programmable<br>binary down counter<br>(PWM output function) | XIN input     Prescaler output (ORCLK)                                                                                                    | 1 to 256                        | <ul> <li>Timer 2, 3 count source</li> <li>CNTR1 output</li> <li>Timer 4 interrupt</li> </ul> | W4                  |
| Timer 5           | 16-bit fixed dividing frequency                                    | • XCIN input                                                                                                                              | 8192<br>16384<br>32768<br>65536 | Timer 1, LC count source     Timer 5 interrupt                                               | W5                  |
| Timer LC          | 4-bit programmable                                                 | Bit 4 of timer 5                                                                                                                          | 1 to 16                         | LCD clock                                                                                    | W6                  |
|                   | binary down counter                                                | • Prescaler output (ORCLK)                                                                                                                |                                 |                                                                                              |                     |
| Watchdog<br>timer | 16-bit fixed dividing<br>frequency                                 | Instruction clock (INSTCK)                                                                                                                | 65534                           | <ul><li>System reset (count twice)</li><li>WDF flag decision</li></ul>                       |                     |









Fig. 26 Timer structure (2)



#### Table 10 Timer related registers

| Timer control register PA |                       | at reset : 02 |                        | at power down : 02 | W<br>TPAA |
|---------------------------|-----------------------|---------------|------------------------|--------------------|-----------|
| PAo                       | Prescaler control bit | 0             | Stop (state initialize | ed)                |           |
| PA0                       |                       | 1             | Operating              |                    |           |

|      | Timer control register W1                 |     | at reset : 00002 |                                                | at power down : state retained | R/W<br>TAW1/TW1A |
|------|-------------------------------------------|-----|------------------|------------------------------------------------|--------------------------------|------------------|
| W13  | Timer 1 count auto-stop circuit selection | 0   |                  | 0 Timer 1 count auto-stop circuit not selected |                                |                  |
| 1110 | bit (Note 2)                              | 1   |                  | Timer 1 count auto-stop circuit selected       |                                |                  |
| W12  | W12 Timer 1 control bit                   |     | )                | Stop (state retained)                          |                                |                  |
| VVIZ |                                           |     | 1                | Operating                                      |                                |                  |
|      |                                           | W11 | W10              |                                                | Count source                   |                  |
| W11  |                                           | 0   | 0                | Instruction clock (INSTCK)                     |                                |                  |
|      | Timer 1 count source selection bits       |     | 1                | Prescaler output (ORCLK)                       |                                |                  |
| W10  |                                           | 1   | 0                | Timer 5 underflow signal (T5UDF)               |                                |                  |
|      |                                           |     | 1                | CNTR0 input                                    |                                |                  |

|                              | Timer control register W2           |     | at reset : 00002 |                                              | at power down : state retained | R/W<br>TAW2/TW2A |
|------------------------------|-------------------------------------|-----|------------------|----------------------------------------------|--------------------------------|------------------|
| W23 CNTR0 output control bit |                                     | 0   |                  | Timer 1 underflow signal divided by 2 output |                                |                  |
|                              |                                     |     | 1                | Timer 2 underflow signal divided by 2 output |                                |                  |
| W22                          | Timer 2 control bit                 | 0   |                  | Stop (state retained)                        |                                |                  |
| 1122                         |                                     |     | 1                | Operating                                    |                                |                  |
|                              |                                     | W21 | W20              |                                              | Count source                   |                  |
| W21                          |                                     | 0   | 0                | System clock (STCK)                          | )                              |                  |
|                              | Timer 2 count source selection bits |     | 1                | Prescaler output (ORCLK)                     |                                |                  |
| W20                          |                                     | 1   | 0                | Timer 1 underflow signal (T1UDF)             |                                |                  |
|                              |                                     |     | 1                | PWM signal (PWMOUT)                          |                                |                  |

|                         | Timer control register W3                 |     | at reset : 00002 |                                          | at power down : state retained | R/W<br>TAW3/TW3A |
|-------------------------|-------------------------------------------|-----|------------------|------------------------------------------|--------------------------------|------------------|
| W33                     | Timer 3 count auto-stop circuit selection | 0   |                  | Timer 3 count auto                       | -stop circuit not selected     |                  |
| 1000                    | bit (Note 3)                              | 1   |                  | Timer 3 count auto-stop circuit selected |                                |                  |
| W32 Timer 3 control hit |                                           | 0   |                  | Stop (state retained)                    |                                |                  |
| 1002                    | W32 Timer 3 control bit                   |     | 1                | Operating                                |                                |                  |
|                         |                                           | W31 | W30              | Count source                             |                                |                  |
| W31                     | Times 2 count counce cale stice hits      | 0   | 0                | PWM signal (PWMOUT)                      |                                |                  |
|                         | Timer 3 count source selection bits       |     | 1                | Prescaler output (ORCLK)                 |                                |                  |
| W30                     | (Note 4)                                  | 1   | 0                | Timer 2 underflow signal (T2UDF)         |                                |                  |
|                         |                                           |     | 1                | CNTR1 input                              |                                |                  |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: This function is valid only when the timer 1 count start synchronous circuit is selected (I10="1").

3: This function is valid only when the timer 3 count start synchronous circuit is selected (I20="1").
4: Port C output is invalid when CNTR1 input is selected for the timer 3 count source.



| Timer control register W4    |                                             | at reset : 00002 |                                                    | at power down : 00002 | R/W<br>TAW4/TW4A |
|------------------------------|---------------------------------------------|------------------|----------------------------------------------------|-----------------------|------------------|
| W43 CNTR1 output control bit |                                             | 0                | CNTR1 output invalid                               |                       |                  |
| VV43                         | CNTR1 output control bit                    | 1                | 1 CNTR1 output valid                               |                       |                  |
| W42                          | PWM signal                                  |                  | PWM signal "H" interval expansion function invalid |                       |                  |
| VV42                         | "H" interval expansion function control bit | 1                | PWM signal "H" interval expansion function valid   |                       |                  |
| W41                          |                                             |                  | Stop (state retained)                              |                       |                  |
| VV41                         | Timer 4 control bit                         | 1                | Operating                                          |                       |                  |
|                              |                                             | 0                | XIN input                                          |                       |                  |
| W40                          | Timer 4 count source selection bit          | 1                | Prescaler output (0                                | ORCLK) divided by 2   |                  |

|      | Timer control register W5          |     | at          | reset : 00002                       | at power down : state retained    | R/W<br>TAW5/TW5A |
|------|------------------------------------|-----|-------------|-------------------------------------|-----------------------------------|------------------|
| W53  | Not used                           | 0   |             | This bit has no fund                | ction, but read/write is enabled. |                  |
|      |                                    | 1   |             |                                     |                                   |                  |
| W52  | Timer 5 control bit                | 0   |             | Stop (state initialized)            |                                   |                  |
| VV32 |                                    |     | 1           | Operating                           |                                   |                  |
|      |                                    | W51 | <b>W5</b> 0 |                                     | Count value                       |                  |
| W51  |                                    | 0   | 0           | Underflow occurs e                  | every 8192 counts                 |                  |
|      | Timer 5 count value selection bits |     | 1           | Underflow occurs every 16384 counts |                                   |                  |
| W50  |                                    | 1   | 0           | Underflow occurs e                  | every 32768 counts                |                  |
|      |                                    | 1   | 1           | Underflow occurs every 65536 counts |                                   |                  |

| Timer control register W6             |                                         | at reset : 00002      |                                                | at power down : state retained | R/W<br>TAW6/TW6A |  |
|---------------------------------------|-----------------------------------------|-----------------------|------------------------------------------------|--------------------------------|------------------|--|
| W63 Timer LC control bit              |                                         | 0                     | Stop (state retained)                          |                                |                  |  |
| W03                                   |                                         |                       | Operating                                      |                                |                  |  |
| W62                                   | W62 Timer LC count source selection bit |                       | Bit 4 (T54) of timer 5                         |                                |                  |  |
| W02                                   |                                         | 1                     | Prescaler output (C                            | DRCLK)                         |                  |  |
| W61 CNTR1 output auto-control circuit |                                         | 0                     | CNTR1 output auto-control circuit not selected |                                |                  |  |
| selection bit                         |                                         | 1                     | CNTR1 output auto-control circuit selected     |                                |                  |  |
| W60                                   | D7/CNTR0 pin function selection bit     | 0 D7(I/O)/CNTR0 input |                                                |                                |                  |  |
| VV00                                  | (Note 2)                                | 1                     | CNTR0 input/outpu                              | ut/D7 (input)                  |                  |  |

Notes 1: "R" represents read enabled, and "W" represents write enabled. 2: CNTR0 input is valid only when CNTR0 input is selected for the timer 1 count source.



## (1) Timer control registers

#### Timer control register PA

Register PA controls the count operation of prescaler. Set the contents of this register through register A with the TPAA instruction.

Timer control register W1

Register W1 controls the selection of timer 1 count auto-stop circuit, and the count operation and count source of timer 1. Set the contents of this register through register A with the TW1A instruction. The TAW1 instruction can be used to transfer the contents of register W1 to register A.

Timer control register W2

Register W2 controls the selection of CNTR0 output, and the count operation and count source of timer 2. Set the contents of this register through register A with the TW2A instruction. The TAW2 instruction can be used to transfer the contents of register W2 to register A.

• Timer control register W3

Register W3 controls the selection of timer 3 count auto-stop circuit, and the count operation and count source of timer 3. Set the contents of this register through register A with the TW3A instruction. The TAW3 instruction can be used to transfer the contents of register W3 to register A.

• Timer control register W4

Register W4 controls the CNTR1 output, the expansion of "H" interval of PWM output, and the count operation and count source of timer 4. Set the contents of this register through register A with the TW4A instruction. The TAW4 instruction can be used to transfer the contents of register W4 to register A.

• Timer control register W5

Register W5 controls the count operation and count source of timer 5. Set the contents of this register through register A with the TW5A instruction. The TAW5 instruction can be used to transfer the contents of register W5 to register A.

• Timer control register W6

Register W6 controls the operation and count source of timer LC, the selection of CNTR1 output auto-control circuit and the D7/ CNTR0 pin function. Set the contents of this register through register A with the TW6A instruction. The TAW6 instruction can be used to transfer the contents of register W6 to register A.

## (2) Prescaler (interrupt function)

Prescaler is an 8-bit binary down counter with the prescaler reload register PRS. Data can be set simultaneously in prescaler and the reload register RPS with the TPSAB instruction. Data can be read from reload register RPS with the TABPS instruction.

Stop counting and then execute the TPSAB or TABPS instruction to read or set prescaler data.

Prescaler starts counting after the following process;

① set data in prescaler, and

② set the bit 0 of register PA to "1."

When a value set in reload register RPS is n, prescaler divides the count source signal by n + 1 (n = 0 to 255).

Count source for prescaler is the instruction clock (INSTCK).

Once count is started, when prescaler underflows (the next count pulse is input after the contents of prescaler becomes "0"), new data is loaded from reload register RPS, and count continues (auto-reload function).

The output signal (ORCLK) of prescaler can be used for timer 1, 2, 3, 4 and LC count sources.

# (3) Timer 1 (interrupt function)

Timer 1 is an 8-bit binary down counter with the timer 1 reload register (R1). Data can be set simultaneously in timer 1 and the reload register (R1) with the T1AB instruction. Data can be written to reload register (R1) with the TR1AB instruction. Data can be read from timer 1 with the TAB1 instruction.

Stop counting and then execute the T1AB or TAB1 instruction to read or set timer 1 data.

When executing the TR1AB instruction to set data to reload register R1 while timer 1 is operating, avoid a timing when timer 1 underflows.

Timer 1 starts counting after the following process;

- ① set data in timer 1
- 2 set count source by bits 0 and 1 of register W1, and

③ set the bit 2 of register W1 to "1."

When a value set in reload register R1 is n, timer 1 divides the count source signal by n + 1 (n = 0 to 255).

Once count is started, when timer 1 underflows (the next count pulse is input after the contents of timer 1 becomes "0"), the timer 1 interrupt request flag (T1F) is set to "1," new data is loaded from reload register R1, and count continues (auto-reload function).

INTO pin input can be used as the start trigger for timer 1 count operation by setting the bit 0 of register I1 to "1."

Also, in this time, the auto-stop function by timer 1 underflow can be performed by setting the bit 3 of register W1 to "1."

Timer 1 underflow signal divided by 2 can be output from CNTR0 pin by clearing bit 3 of register W2 to "0" and setting bit 0 of register W6 to "1".



## (4) Timer 2 (interrupt function)

Timer 2 is an 8-bit binary down counter with the timer 2 reload register (R2). Data can be set simultaneously in timer 2 and the reload register (R2) with the T2AB instruction. Data can be read from timer 2 with the TAB2 instruction. Stop counting and then execute the T2AB or TAB2 instruction to read or set timer 2 data.

Timer 2 starts counting after the following process;

① set data in timer 2,

② select the count source with the bits 0 and 1 of register W2, and
③ set the bit 2 of register W2 to "1."

When a value set in reload register R2 is n, timer 2 divides the count source signal by n + 1 (n = 0 to 255).

Once count is started, when timer 2 underflows (the next count pulse is input after the contents of timer 2 becomes "0"), the timer 2 interrupt request flag (T2F) is set to "1," new data is loaded from reload register R2, and count continues (auto-reload function).

Timer 2 underflow signal divided by 2 can be output from CNTR0 pin by setting bit 3 of register W2 to "1" and setting bit 0 of register W6 to "1".

#### (5) Timer 3 (interrupt function)

Timer 3 is an 8-bit binary down counter with the timer 3 reload register (R3). Data can be set simultaneously in timer 3 and the reload register (R3) with the T3AB instruction. Data can be written to reload register (R3) with the TR3AB instruction. Data can be read from timer 3 with the TAB3 instruction.

Stop counting and then execute the T3AB or TAB3 instruction to read or set timer 3 data.

When executing the TR3AB instruction to set data to reload register R3 while timer 3 is operating, avoid a timing when timer 3 underflows.

Timer 3 starts counting after the following process;

0 set data in timer 3

2 set count source by bits 0 and 1 of register W3, and

3 set the bit 2 of register W3 to "1."

When a value set in reload register R3 is n, timer 3 divides the count source signal by n + 1 (n = 0 to 255).

Once count is started, when timer 3 underflows (the next count pulse is input after the contents of timer 3 becomes "0"), the timer 3 interrupt request flag (T3F) is set to "1," new data is loaded from reload register R3, and count continues (auto-reload function).

INT1 pin input can be used as the start trigger for timer 3 count operation by setting the bit 0 of register I2 to "1."

Also, in this time, the auto-stop function by timer 3 underflow can be performed by setting the bit 3 of register W3 to "1."

#### (6) Timer 4 (interrupt function)

Timer 4 is an 8-bit binary down counter with two timer 4 reload registers (R4L, R4H). Data can be set simultaneously in timer 4 and the reload register R4L with the T4AB instruction. Data can be set in the reload register R4H with the T4HAB instruction. The contents of reload register R4L set with the T4AB instruction can be set to timer 4 again with the T4R4L instruction. Data can be read from timer 4 with the TAB4 instruction.

Stop counting and then execute the T4AB or TAB4 instruction to read or set timer 4 data.

When executing the T4HAB instruction to set data to reload register R4H while timer 4 is operating, avoid a timing when timer 4 underflows.

Timer 4 starts counting after the following process;

① set data in timer 4

2 set count source by bit 0 of register W4, and

3 set the bit 1 of register W4 to "1."

When a value set in reload register R4L is n, timer 4 divides the count source signal by n + 1 (n = 0 to 255).

Once count is started, when timer 4 underflows (the next count pulse is input after the contents of timer 4 becomes "0"), the timer 4 interrupt request flag (T4F) is set to "1," new data is loaded from reload register R4L, and count continues (auto-reload function).

When bit 3 of register W4 is set to "1", timer 4 reloads data from reload register R4L and R4H alternately each underflow.

Timer 4 generates the PWM signal (PWMOUT) of the "L" interval set as reload register R4L, and the "H" interval set as reload register R4H. The PWM signal (PWMOUT) is output from CNTR1 pin.

When bit 2 of register W4 is set to "1" at this time, the interval (PWM signal "H" interval) set to reload register R4H for the counter of timer 4 is extended for a half period of count source.

In this case, when a value set in reload register R4H is n, timer 4 divides the count source signal by n + 1.5 (n = 1 to 255).

When this function is used, set "1" or more to reload register R4H. When bit 1 of register W6 is set to "1", the PWM signal output to CNTR1 pin is switched to valid/invalid each timer 3 underflow. However, when timer 3 is stopped (bit 2 of register W3 is cleared to "0"), this function is canceled.

Even when bit 1 of a register W4 is cleared to "0" in the "H" interval of PWM signal, timer 4 does not stop until it next timer 4 underflow. When clearing bit 1 of register W4 to "0" to stop timer 4, avoid a timing when timer 4 underflows.



# (7) Timer 5 (interrupt function)

Timer 5 is a 16-bit binary down counter.

Timer 5 starts counting after the following process;

① set count value by bits 0 and 1 of register W5, and ② set the bit 2 of register W5 to "1."

Count source for timer 5 is the sub-clock input (XCIN).

Once count is started, when timer 5 underflows (the set count value is counted), the timer 5 interrupt request flag (T5F) is set to "1," and count continues.

Bit 4 of timer 5 can be used as the timer LC count source for the LCD clock generating.

When bit 2 of register W5 is cleared to "0", timer 5 is initialized to "FFFF16" and count is stopped.

Timer 5 can be used as the counter for clock because it can be operated at clock operating mode (POF instruction execution). When timer 5 underflow occurs at clock operating mode, system returns from the power down state.

# (8) Timer LC

Timer LC is a 4-bit binary down counter with the timer LC reload register (RLC). Data can be set simultaneously in timer LC and the reload register (RLC) with the TLCA instruction. Data cannot be read from timer LC. Stop counting and then execute the TLCA instruction to set timer LC data.

Timer LC starts counting after the following process;

① set data in timer LC,

2 select the count source with the bit 2 of register W6, and

3 set the bit 3 of register W6 to "1."

When a value set in reload register RLC is n, timer LC divides the count source signal by n + 1 (n = 0 to 15).

Once count is started, when timer LC underflows (the next count pulse is input after the contents of timer LC becomes "0"), new data is loaded from reload register RLC, and count continues (auto-reload function).

Timer LC underflow signal divided by 2 can be used for the LCD clock.

# (9) Timer input/output pin (D7/CNTR0 pin, C/CNTR1 pin)

CNTR0 pin is used to input the timer 1 count source and output the timer 1 and timer 2 underflow signal divided by 2.

CNTR1 pin is used to input the timer 3 count source and output the PWM signal generated by timer 4. When the PWM signal is output from C/CNTR1 pin, set "0" to the output latch of port C.

The D7/CNTR0 pin function can be selected by bit 0 of register W6. The selection of CNTR1 output signal can be controlled by bit 3 of register W4.

When the CNTR0 input is selected for timer 1 count source, timer 1 counts the rising waveform of CNTR0 input.

When the CNTR1 input is selected for timer 3 count source, timer 3 counts the rising waveform of CNTR1 input. Also, when the CNTR1 input is selected, the output of port C is invalid (high-impedance state).

## (10) Timer interrupt request flags (T1F, T2F, T3F, T4F, T5F)

Each timer interrupt request flag is set to "1" when each timer underflows. The state of these flags can be examined with the skip instructions (SNZT1, SNZT2, SNZT3, SNZT4, SNZT5).

Use the interrupt control register V1, V2 to select an interrupt or a skip instruction.

An interrupt request flag is cleared to "0" when an interrupt occurs or when the next instruction is skipped with a skip instruction.



# (11) Count start synchronization circuit (timer 1, timer 3)

Timer 1 and timer 3 have the count start synchronous circuit which synchronizes the input of INT0 pin and INT1 pin, and can start the timer count operation.

Timer 1 count start synchronous circuit function is selected by setting the bit 0 of register I1 to "1" and the control by INT0 pin input can be performed.

Timer 3 count start synchronous circuit function is selected by setting the bit 0 of register I2 to "1" and the control by INT1 pin input can be performed.

When timer 1 or timer 3 count start synchronous circuit is used, the count start synchronous circuit is set, the count source is input to each timer by inputting valid waveform to INT0 pin or INT1 pin.

The valid waveform of INT0 pin or INT1 pin to set the count start synchronous circuit is the same as the external interrupt activated condition.

Once set, the count start synchronous circuit is cleared by clearing the bit 110 or 120 to "0" or reset.

However, when the count auto-stop circuit is selected, the count start synchronous circuit is cleared (auto-stop) at the timer 1 or timer 3 underflow.

## (12) Count auto-stop circuit (timer 1, timer 3)

Timer 1 has the count auto-stop circuit which is used to stop timer 1 automatically by the timer 1 underflow when the count start synchronous circuit is used.

The count auto-stop cicuit is valid by setting the bit 3 of register W1 to "1". It is cleared by the timer 1 underflow and the count source to timer 1 is stopped.

This function is valid only when the timer 1 count start synchronous circuit is selected.

Timer 3 has the count auto-stop circuit which is used to stop timer 3 automatically by the timer 3 underflow when the count start synchronous circuit is used.

The count auto-stop cicuit is valid by setting the bit 3 of register W3 to "1". It is cleared by the timer 3 underflow and the count source to timer 3 is stopped.

This function is valid only when the timer 3 count start synchronous circuit is selected.

#### (13) Precautions

Note the following for the use of timers.

• Prescaler

Stop counting and then execute the TABPS instruction to read from prescaler data.

Stop counting and then execute the TPSAB instruction to set prescaler data.

- Timer count source Stop timer 1, 2, 3, 4 and LC counting to change its count source.
- Reading the count value Stop timer 1, 2, 3 or 4 counting and then execute the data read instruction (TAB1, TAB2, TAB3, TAB4) to read its data.
- Writing to the timer

Stop timer 1, 2, 3, 4 or LC counting and then execute the data write instruction (T1AB, T2AB, T3AB, T4AB, TLCA) to write its data.

• Writing to reload register R1, R3, R4H

When writing data to reload register R1, reload register R3 or reload register R4H while timer 1, timer 3 or timer 4 is operating, avoid a timing when timer 1, timer 3 or timer 4 underflows.

Timer 4

Avoid a timing when timer 4 underflows to stop timer 4. When "H" interval extension function of the PWM signal is set to be "valid", set "1" or more to reload register R4H.

• Timer 5

Stop timer 5 counting to change its count source.

 Timer input/output pin Set the port C output latch to "0" to output the PWM signal from C/CNTR pin.



| ● CNTR1 output: invalid (W4:                                                   | 3 = "0")                                                                                                                                                                                            |  |
|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                |                                                                                                                                                                                                     |  |
| Timer 4 count source                                                           |                                                                                                                                                                                                     |  |
| Timer 4 count value                                                            | 0316 X021x0118x0018x0019x0019x0018x0018x0019x0019                                                                                                                                                   |  |
| (Reload register)                                                              |                                                                                                                                                                                                     |  |
| Timer 4 underflow signal                                                       | (R4L) (R4L) (R4L) (R4L)                                                                                                                                                                             |  |
| PWM signal (output invalid)                                                    |                                                                                                                                                                                                     |  |
|                                                                                | PWM signal "L" fixed                                                                                                                                                                                |  |
|                                                                                | Timer 4 start                                                                                                                                                                                       |  |
| <ul> <li>CNTR1 output: valid (W43 =<br/>PWM signal "H" interval ext</li> </ul> | = "1")<br>tension function: invalid (W42 = "0")                                                                                                                                                     |  |
| Timer 4 count source                                                           |                                                                                                                                                                                                     |  |
| Timer 4 count value                                                            | 0316 x021x011x001ax001ax001ax001ax001ax001ax0                                                                                                                                                       |  |
| (Reload register)                                                              |                                                                                                                                                                                                     |  |
| Timer 4 underflow signal                                                       | (R4H) (R4L) (R4L) (R4H)                                                                                                                                                                             |  |
| PWM signal                                                                     |                                                                                                                                                                                                     |  |
| C C                                                                            | Timer 4 start PWM period 7 clock PWM period 7 clock                                                                                                                                                 |  |
|                                                                                |                                                                                                                                                                                                     |  |
| <ul> <li>CNTR1 output: valid (W4<br/>PWM signal "H" interval e</li> </ul>      | 3 = "1")<br>extension function: valid (W42 = "1") (Note)                                                                                                                                            |  |
| Timer 4 count source                                                           |                                                                                                                                                                                                     |  |
| Timer 4 count value                                                            | <u>– 1</u> 0316 X02120113X0016X 0216 X0113X0014X0316X0213X0114X0014X 0216 X0116X0014X0313X0214X0116X0014X 0216                                                                                      |  |
| (Reload register)                                                              | $(R4L) \qquad \qquad \uparrow \qquad (R4L) \qquad \qquad \uparrow $ |  |
| Timer 4 underflow signal                                                       |                                                                                                                                                                                                     |  |
| PWM signal                                                                     |                                                                                                                                                                                                     |  |
|                                                                                | Timer 4 start PWM period 7.5 clock PWM period 7.5 clock                                                                                                                                             |  |
| Noto: At DIA/M signal (1 17 inte                                               | nucl extension function: valid, act "014s" or more to relead register D4H                                                                                                                           |  |
| NOLE. AL PIVIVI SIGNAL H" INTE                                                 | rval extension function: valid, set "0116" or more to reload register R4H.                                                                                                                          |  |
|                                                                                |                                                                                                                                                                                                     |  |
|                                                                                |                                                                                                                                                                                                     |  |
|                                                                                |                                                                                                                                                                                                     |  |

Fig. 27 Timer 4 operation (reload register R4L: "0316", R4H: "0216")



| CNTR1 output auto-control circuit by                                               | timer 3 is selected.                    |                               |                                         |
|------------------------------------------------------------------------------------|-----------------------------------------|-------------------------------|-----------------------------------------|
| <ul> <li>CNTR1 output: valid (W43 = "<br/>CNTR1 output auto-control cir</li> </ul> |                                         |                               |                                         |
| PWM signal _                                                                       | บบบบบบบบบบบบบบบบบบบบบบบบบบบบบบบบบ       | ոփոտոստուսու                  | ייייייייייייייייייייייייייייייייייייייי |
| Timer 3 underflow signal<br>CNTR1 output                                           | Timer 3 start                           |                               |                                         |
| ● CNTR1 output auto-control fu                                                     | nction                                  |                               |                                         |
| PWM signal _                                                                       |                                         |                               |                                         |
| Timer 3 underflow signal                                                           | Timer 3 start ①                         | 2                             | Timer 3 stop                            |
| Register W61                                                                       |                                         |                               | 3                                       |
| CNTR1 output                                                                       |                                         |                               |                                         |
|                                                                                    | CNTR1 output start                      |                               | CNTR1 output stop                       |
| the CNTR1 output invalid<br>② When the CNTR1 output<br>the CNTR1 output valid s    | auto-control function is set to be inva | alid while the CNTR1 output i |                                         |
|                                                                                    |                                         |                               |                                         |

Fig. 28 CNTR1 output auto-control function by timer 3



| Reload register R4H: "0216"                                                                                                                                               | ,<br>11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Timer 4 count star                                                                                                                                                        | rt timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Machine cycle Mi                                                                                                                                                          | Mi+1 Mi+2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                                                                                           | TW4A instruction execution cycle (W41) <sup>"</sup> 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| System clock<br>f(STCK)=f(XIN)/4                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| XIN input<br>count source selected)                                                                                                                                       | $\psi$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Register W41                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Timer 4 count value                                                                                                                                                       | 0316 02160016002160116001600316002160116                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| (Reload register) ———                                                                                                                                                     | (R4L)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Timer 4<br>underflow signal                                                                                                                                               | <u></u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| PWM signal                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| —Timer 4 count stop tim                                                                                                                                                   | ning                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| —Timer 4 count stop tim<br>Machine cycle Mi                                                                                                                               | ning                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                           | - V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                           | Mi+1 Mi+2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Machine cycle <u>Mi</u><br>System clock                                                                                                                                   | Mi+1 Mi+2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Machine cycle <u>Mi</u><br>System clock<br>f(STCK)=f(XIN)/4<br>XIN input □□□                                                                                              | Mi+1 Mi+2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Machine cycle <u>Mi</u><br>System clock<br>f(STCK)=f(XIN)/4<br>XIN input<br>count source selected)<br>Register W41                                                        | Mi+1     Mi+2       TW4A instruction execution cycle (W41) <sup>"</sup> 0       1       1       1       1       1       1       0       1       0       1       0       1       0       1       0       0       1       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Machine cycle <u>Mi</u><br>System clock<br>f(STCK)=f(XIN)/4<br>XIN input<br>count source selected)<br>Register W41<br>Timer 4 count value<br>(Reload register) (0216)(01) | Mi+1     Mi+2       TW4A instruction execution cycle (W41) <sup>°</sup> 0       Image: Comparison of the security |
| Machine cycle <u>Mi</u> System clock f(STCK)=f(XIN)/4 XIN input count source selected) Register W41 Timer 4 count value (0216)(01                                         | Mi+1     Mi+2       TW4A instruction execution cycle (W41) <sup>"</sup> 0       1       1       1       1       1       1       0       1       0       1       0       1       0       1       0       0       1       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Machine cycle <u>Mi</u><br>System clock<br>f(STCK)=f(XIN)/4<br>XIN input<br>count source selected)<br>Register W41<br>Timer 4 count value<br>(Reload register)<br>Timer 4 | Mi+1     Mi+2       TW4A instruction execution cycle (W41) <sup>"</sup> 0       1       1       1       1       1       1       0       1       0       1       0       1       0       1       0       0       1       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



#### WATCHDOG TIMER

Watchdog timer provides a method to reset the system when a program run-away occurs. Watchdog timer consists of timer WDT(16-bit binary counter), watchdog timer enable flag (WEF), and watchdog timer flags (WDF1, WDF2).

The timer WDT downcounts the instruction clocks as the count source from "FFFF16" after system is released from reset.

After the count is started, when the timer WDT underflow occurs (after the count value of timer WDT reaches "000016," the next count pulse is input), the WDF1 flag is set to "1."

If the WRST instruction is never executed until the timer WDT underflow occurs (until timer WDT counts 65534), WDF2 flag is set to "1," and the  $\overrightarrow{\text{RESET}}$  pin outputs "L" level to reset the microcomputer.

Execute the WRST instruction at each period of less than 65534 machine cycle by software when using watchdog timer to keep the microcomputer operating normally.

When the WEF flag is set to "1" after system is released from reset, the watchdog timer function is valid.

When the DWDT instruction and the WRST instruction are executed continuously, the WEF flag is cleared to "0" and the watchdog timer function is invalid.

The WEF flag is set to "1" at system reset or RAM back-up mode.

The WRST instruction has the skip function. When the WRST instruction is executed while the WDF1 flag is "1", the WDF1 flag is cleared to "0" and the next instruction is skipped.

When the WRST instruction is executed while the WDF1 flag is "0", the next instruction is not skipped.

The skip function of the WRST instruction can be used even when the watchdog timer function is invalid.



Fig. 30 Watchdog timer function



When the watchdog timer is used, clear the WDF1 flag at a cycle of less than 65534 machine cycles with the WRST instruction.

When the watchdog timer is not used, execute the DWDT instruction and the WRST instruction continuously (refer to Figure 31).

The watchdog timer is not stopped with only the DWDT instruction. The contents of WDF1 flag and timer WDT are initialized at the power down mode.

When using the watchdog timer and the power down mode, initialize the WDF1 flag with the WRST instruction just before the system enters the power down state (refer to Figure 32).

The watchdog timer function is valid after system is returned from the power down. When not using the watchdog timer function, stop the watchdog timer function with the DWDT instruction and the WRST instruction continuously every system is returned from the power down.

| WRST               | ; WDF1 flag cleared                                                        |
|--------------------|----------------------------------------------------------------------------|
| DI<br>DWDT<br>WRST | ; Watchdog timer function enabled/disabled<br>; WEF and WDF1 flags cleared |

| Fig. 31 Program example to start/stop watchdog time | Fig. | 31 | Program | exampl | e to | start/stop | watchdog | timer |
|-----------------------------------------------------|------|----|---------|--------|------|------------|----------|-------|
|-----------------------------------------------------|------|----|---------|--------|------|------------|----------|-------|

| :            |                           |
|--------------|---------------------------|
| WRST         | ; WDF1 flag cleared       |
| NOP          |                           |
| DI           | ; Interrupt disabled      |
| EPOF         | ; POF instruction enabled |
| POF          |                           |
| $\downarrow$ |                           |
| Oscillation  | stop                      |
| :            |                           |
|              |                           |

Fig. 32 Program example to enter the mode when using the watchdog timer



## A/D CONVERTER (Comparator)

The 4524 Group has a built-in A/D conversion circuit that performs conversion by 10-bit successive comparison method. Table 11 shows the characteristics of this A/D converter. This A/D converter can also be used as an 8-bit comparator to compare analog voltages input from the analog input pin with preset values.

#### Table 11 A/D converter characteristics

| Table IT A/D Convert |                                                                       |
|----------------------|-----------------------------------------------------------------------|
| Parameter            | Characteristics                                                       |
| Conversion format    | Successive comparison method                                          |
| Resolution           | 10 bits                                                               |
| Relative accuracy    | Linearity error: ±2LSB                                                |
|                      | Differential non-linearity error: ±0.9LSB                             |
| Conversion speed     | 31 $\mu$ s (High-speed through-mode at 6.0 MHz oscillation frequency) |
| Analog input pin     | 8                                                                     |



The value of the comparator register is retained even when the mode is switched to the A/D conversion mode (Q13=0) because it is separated from the successive comparison register (AD). Also, the resolution in the comparator mode is 8 bits because the comparator register consists of 8 bits.

Fig. 33 A/D conversion circuit structure



#### Table 12 A/D control registers

|     | A/D control register Q1          |     | at    | rese  | : 00002 | at power down : state retained | R/W<br>TAQ1/TQ1A |
|-----|----------------------------------|-----|-------|-------|---------|--------------------------------|------------------|
| Q13 | A/D operation mode selection bit | A/C | ) con | versi | on mode |                                |                  |
|     | ··                               | Coi | mpar  | ator  | mode    |                                |                  |
|     |                                  | Q12 | Q11   | Q10   |         | Analog input pins              |                  |
| Q12 |                                  | 0   | 0     | 0     | AIN0    |                                |                  |
|     |                                  | 0   | 0     | 1     | AIN1    |                                |                  |
|     | Analog input pin selection bits  | 0   | 1     | 0     | Ain2    |                                |                  |
| Q11 |                                  | 0   | 1     | 1     | Ains    |                                |                  |
|     |                                  | 1   | 0     | 0     | AIN4    |                                |                  |
|     |                                  | 1   | 0     | 1     | Ain5    |                                |                  |
| Q10 |                                  | 1   | 1     | 0     | AIN6    |                                |                  |
|     |                                  | 1   | 1     | 1     | Ain7    |                                |                  |

|      | A/D control register Q2                 | at | reset : 00002 | at power down : state retained | R/W<br>TAQ2/TQ2A |
|------|-----------------------------------------|----|---------------|--------------------------------|------------------|
| Q23  | P23/AIN3 pin function selection bit     | 0  | P23           |                                |                  |
| Q23  |                                         | 1  | Аімз          |                                |                  |
| Q22  | P22/AIN2 pin function selection bit     | 0  | P22           |                                |                  |
| 0222 |                                         | 1  | AIN2          |                                |                  |
| Q21  | Q21 P21/AIN1 pin function selection bit |    | P21           |                                |                  |
|      |                                         | 1  | AIN1          |                                |                  |
| Q20  | P20/AIN0 pin function selection bit     | 0  | P20           |                                |                  |
| Q20  | P20/Alivo pin function selection bit    | 1  | AINO          |                                |                  |

|      | A/D control register Q3             | at | reset : 00002 | at power down : state retained | R/W<br>TAQ3/TQ3A |
|------|-------------------------------------|----|---------------|--------------------------------|------------------|
| Q33  | P33/AIN7 pin function selection bit | 0  | P33           |                                |                  |
| 0,03 |                                     | 1  | AIN7          |                                |                  |
| Q32  | P32/AIN6 pin function selection bit | 0  | P32           |                                |                  |
| 0,02 |                                     | 1  | AIN6          |                                |                  |
| Q31  | P31/AIN5 pin function selection bit | 0  | P31           |                                |                  |
|      |                                     | 1  | AIN5          |                                |                  |
| Q30  | P30/AIN4 pin function selection bit | 0  | P30           |                                |                  |
| Q30  |                                     | 1  | AIN4          |                                |                  |

Note: "R" represents read enabled, and "W" represents write enabled.



## (1) A/D control register

#### A/D control register Q1

Register Q1 controls the selection of A/D operation mode and the selection of analog input pins. Set the contents of this register through register A with the TQ1A instruction. The TAQ1 instruction can be used to transfer the contents of register Q1 to register Α.

A/D control register Q2

Register Q2 controls the selection of P20/AIN0-P23/AIN3. Set the contents of this register through register A with the TQ2A instruction. The TAQ2 instruction can be used to transfer the contents of register Q2 to register A.

A/D control register Q3

Register Q3 controls the selection of P30/AIN4-P33/AIN7. Set the contents of this register through register A with the TQ3A instruction. The TAQ3 instruction can be used to transfer the contents of register Q3 to register A.

## (2) Operating at A/D conversion mode

The A/D conversion mode is set by setting the bit 3 of register Q1 to "0."

#### (3) Successive comparison register AD

Register AD stores the A/D conversion result of an analog input in 10-bit digital data format. The contents of the high-order 8 bits of this register can be stored in register B and register A with the TABAD instruction. The contents of the low-order 2 bits of this register can be stored into the high-order 2 bits of register A with the TALA instruction. However, do not execute these instructions during A/D conversion.

When the contents of register AD is n, the logic value of the comparison voltage  $\mathsf{V}_{\mathsf{ref}}$  generated from the built-in DA converter can be obtained with the reference voltage VDD by the following formula:

Logic value of comparison voltage Vref  $V_{ref} = \frac{V_{DD}}{1024} \times n$ n: The value of register AD (n = 0 to 1023)

## (4) A/D conversion completion flag (ADF)

A/D conversion completion flag (ADF) is set to "1" when A/D conversion completes. The state of ADF flag can be examined with the skip instruction (SNZAD). Use the interrupt control register V2 to select the interrupt or the skip instruction.

The ADF flag is cleared to "0" when the interrupt occurs or when the next instruction is skipped with the skip instruction.

## (5) A/D conversion start instruction (ADST)

A/D conversion starts when the ADST instruction is executed. The conversion result is automatically stored in the register AD.

## (6) Operation description

A/D conversion is started with the A/D conversion start instruction (ADST). The internal operation during A/D conversion is as follows:

- 1 When the A/D conversion starts, the register AD is cleared to "00016."
- 2 Next, the topmost bit of the register AD is set to "1," and the comparison voltage Vref is compared with the analog input voltage VIN.
- ③ When the comparison result is Vref < VIN, the topmost bit of the register AD remains set to "1." When the comparison result is Vref > VIN, it is cleared to "0."

The 4524 Group repeats this operation to the lowermost bit of the register AD to convert an analog value to a digital value. A/D conversion stops after 62 machine cycles (31  $\mu$ s when f(XIN) = 6.0 MHz in high-speed through mode) from the start, and the conversion result is stored in the register AD. An A/D interrupt activated condition is satisfied and the ADF flag is set to "1" as soon as A/D conversion completes (Figure 34).

#### Table 13 Change of successive comparison register AD during A/D conversion

| At starting conversion          | Change of successive comparison register AD Comparison voltage (Vref) value                                                                                             |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1st comparison                  | 1         0         0          0         0         VDD         2                                                                                                        |
| 2nd comparison                  | $\begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                  |
| 3rd comparison                  | $\begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                  |
| After 10th comparison completes | A/D conversion result         VDD         ±         VDD           *1         *2         *3          *8         *9         *A         2         ±         ±         1024 |

\*1: 1st comparison result

\*2: 2nd comparison result

\*3: 3rd comparison result

\*9: 9th comparison result

\*8: 8th comparison result

\*A: 10th comparison result



#### (7) A/D conversion timing chart

Figure 34 shows the A/D conversion timing chart.





#### (8) How to use A/D conversion

How to use A/D conversion is explained using as example in which the analog input from P30/AIN4 pin is A/D converted, and the highorder 4 bits of the converted data are stored in address M(Z, X, Y) = (0, 0, 0), the middle-order 4 bits in address M(Z, X, Y) = (0, 0, 1), and the low-order 2 bits in address M(Z, X, Y) = (0, 0, 2) of RAM. The A/D interrupt is not used in this example.

- <sup>①</sup> Select the AIN4 pin function with the bit 0 of the register Q3. Select the AIN4 pin function and A/D conversion mode with the register Q1 (refer to Figure 35).
- <sup>(2)</sup> Execute the ADST instruction and start A/D conversion.
- ③ Examine the state of ADF flag with the SNZAD instruction to determine the end of A/D conversion.
- ④ Transfer the low-order 2 bits of converted data to the high-order 2 bits of register A (TALA instruction).
- Transfer the contents of register A to M (Z, X, Y) = (0, 0, 2).
- Transfer the high-order 8 bits of converted data to registers A and B (TABAD instruction).
- $\odot$  Transfer the contents of register A to M (Z, X, Y) = (0, 0, 1).
- Transfer the contents of register B to register A, and then, store into M(Z, X, Y) = (0, 0, 0).



Fig. 35 Setting registers



#### (9) Operation at comparator mode

The A/D converter is set to comparator mode by setting bit 3 of the register Q1 to "1."

Below, the operation at comparator mode is described.

## (10) Comparator register

In comparator mode, the built-in DA comparator is connected to the 8-bit comparator register as a register for setting comparison voltages. The contents of register B is stored in the high-order 4 bits of the comparator register and the contents of register A is stored in the low-order 4 bits of the comparator register with the TADAB instruction.

When changing from A/D conversion mode to comparator mode, the result of A/D conversion (register AD) is undefined.

However, because the comparator register is separated from register AD, the value is retained even when changing from comparator mode to A/D conversion mode. Note that the comparator register can be written and read at only comparator mode.

If the value in the comparator register is n, the logic value of comparison voltage  $V_{ref}$  generated by the built-in DA converter can be determined from the following formula:

Logic value of comparison voltage Vref

 $V_{ref} = \frac{V_{DD}}{256} \times n$ 

n: The value of register AD (n = 0 to 255)

#### (11) Comparison result store flag (ADF)

In comparator mode, the ADF flag, which shows completion of A/D conversion, stores the results of comparing the analog input voltage with the comparison voltage. When the analog input voltage is lower than the comparison voltage, the ADF flag is set to "1." The state of ADF flag can be examined with the skip instruction (SNZAD). Use the interrupt control register V2 to select the interrupt or the skip instruction.

The ADF flag is cleared to "0" when the interrupt occurs or when the next instruction is skipped with the skip instruction.

#### (12) Comparator operation start instruction (ADST instruction)

In comparator mode, executing ADST starts the comparator operating.

The comparator stops 8 machine cycles after it has started (4  $\mu$ s at f(XIN) = 6.0 MHz in high-speed through mode). When the analog input voltage is lower than the comparison voltage, the ADF flag is set to "1."

#### (13) Notes for the use of A/D conversion

#### TALA instruction

When the TALA instruction is executed, the low-order 2 bits of register AD is transferred to the high-order 2 bits of register A, simultaneously, the low-order 2 bits of register A is "0."

• Operation mode of A/D converter

Do not change the operating mode (both A/D conversion mode and comparator mode) of A/D converter with the bit 3 of register Q1 while the A/D converter is operating.

Clear the bit 2 of register V2 to "0" to change the operating mode of the A/D converter from the comparator mode to A/D conversion mode.

The A/D conversion completion flag (ADF) may be set when the operating mode of the A/D converter is changed from the comparator mode to the A/D conversion mode. Accordingly, set a value to the register Q1, and execute the SNZAD instruction to clear the ADF flag.



Fig. 36 Comparator operation timing chart



#### (14) Definition of A/D converter accuracy

- The A/D conversion accuracy is defined below (refer to Figure 37).
- Relative accuracy
  - ① Zero transition voltage (VoT)
    - This means an analog input voltage when the actual A/D conversion output data changes from "0" to "1."
  - 2 Full-scale transition voltage (VFST)
  - This means an analog input voltage when the actual A/D conversion output data changes from "1023" to "1022."
  - 3 Linearity error
    - This means a deviation from the line between VoT and VFST of a converted value between VoT and VFST.
  - ④ Differential non-linearity error

This means a deviation from the input potential difference required to change a converter value between VoT and VFST by 1 LSB at the relative accuracy.

Absolute accuracy

This means a deviation from the ideal characteristics between 0 to VDD of actual A/D conversion characteristics.

- Vn: Analog input voltage when the output data changes from "n" to "n+1" (n = 0 to 1022)
- 1LSB at relative accuracy  $\rightarrow \frac{VFST-V0T}{1022}$  (V)
- 1LSB at absolute accuracy  $\rightarrow \frac{V_{DD}}{1024}$  (V)



Fig. 37 Definition of A/D conversion accuracy

## SERIAL I/O

The 4524 Group has a built-in clock synchronous serial I/O which can serially transmit or receive 8-bit data.

- Serial I/O consists of;
- serial I/O register SI
- serial I/O control register J1
- serial I/O transmit/receive completion flag (SIOF)
- serial I/O counter

Registers A and B are used to perform data transfer with internal CPU, and the serial I/O pins are used for external data transfer. The pin functions of the serial I/O pins can be set with the register J1.

#### Table 14 Serial I/O pins

| Pin     | Pin function when selecting serial I/O |
|---------|----------------------------------------|
| D6/SCK  | Clock I/O (Scк)                        |
| D5/SOUT | Serial data output (SOUT)              |
| D4/SIN  | Serial data input (SIN)                |

Note: Even when the SCK, SOUT, SIN pin functions are used, the input of D6, D5, D4 are valid.



Fig. 38 Serial I/O structure

#### Table 15 Serial I/O control register

|     | Serial I/O control register J1              |     | at          | reset : 00002         | at power down : state retained          | R/W<br>TAJ1/TJ1A |  |  |  |
|-----|---------------------------------------------|-----|-------------|-----------------------|-----------------------------------------|------------------|--|--|--|
|     |                                             | J13 | J12         |                       | Synchronous clock                       |                  |  |  |  |
| J13 |                                             | 0   | 0           | Instruction clock (II | Instruction clock (INSTCK) divided by 8 |                  |  |  |  |
|     | Serial I/O synchronous clock selection bits | 0   | 1           | Instruction clock (II | NSTCK) divided by 4                     |                  |  |  |  |
| J12 |                                             | 1   | 0           | Instruction clock (II | NSTCK) divided by 2                     |                  |  |  |  |
|     |                                             | 1   | 1           | External clock (SC    | (input)                                 |                  |  |  |  |
|     |                                             | J11 | <b>J1</b> 0 |                       | Port function                           |                  |  |  |  |
| J11 |                                             | 0   | 0           | D6, D5, D4 selected   | I/SCK, SOUT, SIN not selected           |                  |  |  |  |
|     | Serial I/O port function selection bits     | 0   | 1           | SCK, SOUT, D4 sele    | cted/D6, D5, SIN not selected           |                  |  |  |  |
| J10 |                                             | 1   | 0           | SCK, D5, SIN select   | ed/D6, SOUT, D4 not selected            |                  |  |  |  |
|     |                                             | 1   | 1           | SCK, SOUT, SIN sel    | ected/D6, D5, D4 not selected           |                  |  |  |  |

Note: "R" represents read enabled, and "W" represents write enabled.



Fig. 39 Serial I/O register state when transfer

# (1) Serial I/O register SI

Serial I/O register SI is the 8-bit data transfer serial/parallel conversion register. Data can be set to register SI through registers A and B with the TSIAB instruction. The contents of register A is transmitted to the low-order 4 bits of register SI, and the contents of register B is transmitted to the high-order 4 bits of register SI.

During transmission, each bit data is transmitted LSB first from the lowermost bit (bit 0) of register SI, and during reception, each bit data is received LSB first to register SI starting from the topmost bit (bit 7).

When register SI is used as a work register without using serial I/O, do not select the SCK pin.

## (2) Serial I/O transmit/receive completion flag (SIOF)

Serial I/O transmit/receive completion flag (SIOF) is set to "1" when serial data transmit or receive operation completes. The state of SIOF flag can be examined with the skip instruction (SNZSI). Use the interrupt control register V2 to select the interrupt or the skip instruction.

The SIOF flag is cleared to "0" when the interrupt occurs or when the next instruction is skipped with the skip instruction.

# (3) Serial I/O start instruction (SST)

When the SST instruction is executed, the SIOF flag is cleared to "0" and then serial I/O transmission/reception is started.

## (4) Serial I/O control register J1

Register J1 controls the synchronous clock, D6/SCK, D5/SOUT and D4/SIN pin function. Set the contents of this register through register A with the TJ1A instruction. The TAJ1 instruction can be used to transfer the contents of register J1 to register A.



#### (5) How to use serial I/O

Figure 40 shows the serial I/O connection example. Serial I/O interrupt is not used in this example. In the actual wiring, pull up the

wiring between each pin with a resistor. Figure 40 shows the data transfer timing and Table 16 shows the data transfer sequence.



Fig. 40 Serial I/O connection example





#### Table 16 Processing sequence of data transfer from master to slave

| Master (transmission)                                                                                                   | Slave (reception)                                                                                                  |
|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| [Initial setting]                                                                                                       | [Initial setting]                                                                                                  |
| <ul> <li>Setting the serial I/O mode register J1 and inter-<br/>rupt control register V2 shown in Figure 40.</li> </ul> | • Setting serial I/O mode register J1, and interrupt control register V2 shown in Figure 40.                       |
| TJ1A and TV2A instructions                                                                                              | TJ1A and TV2A instructions                                                                                         |
| <ul> <li>Setting the port received the reception enable<br/>signal (SRDY) to the input mode.</li> </ul>                 | • Setting the port transmitted the reception enable signal (SRDY) and outputting "H" level (reception impossible). |
| (Port D3 is used in this example)                                                                                       | (Port D3 is used in this example)                                                                                  |
| SD instruction                                                                                                          | SD instruction                                                                                                     |
| * [Transmission enable state]                                                                                           | *[Reception enable state]                                                                                          |
| <ul> <li>Storing transmission data to serial I/O register SI.</li> </ul>                                                | • The SIOF flag is cleared to "0."                                                                                 |
| TSIAB instruction                                                                                                       | SST instruction                                                                                                    |
|                                                                                                                         | "L" level (reception possible) is output from port D3.                                                             |
|                                                                                                                         | RD instruction                                                                                                     |
| [Transmission]                                                                                                          | [Reception]                                                                                                        |
| <ul> <li>Check port D3 is "L" level.</li> </ul>                                                                         |                                                                                                                    |
| SZD instruction                                                                                                         |                                                                                                                    |
| Serial transfer starts.                                                                                                 |                                                                                                                    |
| SST instruction                                                                                                         |                                                                                                                    |
| Check transmission completes.                                                                                           | Check reception completes.                                                                                         |
| SNZSI instruction                                                                                                       | SNZSI instruction                                                                                                  |
| •Wait (timing when continuously transferring)                                                                           | "H" level is output from port D3.                                                                                  |
|                                                                                                                         | SD instruction                                                                                                     |
|                                                                                                                         | [Data processing]                                                                                                  |

1-byte data is serially transferred on this process. Subsequently, data can be transferred continuously by repeating the process from \*. When an external clock is selected as a synchronous clock, the

clock is not controlled internally. Control the clock externally because serial transmit/receive is performed as long as clock is externally input. (Unlike an internal clock, an external clock is not stopped when serial transfer is completed.) However, the SIOF flag is set to "1" when the clock is counted 8 times after executing the SST instruction. Be sure to set the initial level of the external clock to "H."



# LCD FUNCTION

The 4524 Group has an LCD (Liquid Crystal Display) controller/ driver. When the proper voltage is applied to LCD power supply input pins (VLC1–VLC3) and data are set in timer control register (W6), timer LC, LCD control registers (L1, L2), and LCD RAM, the LCD controller/driver automatically reads the display data and controls the LCD display by setting duty and bias.

4 common signal output pins and 20 segment signal output pins can be used to drive the LCD. By using these pins, up to 80 segments (when 1/4 duty and 1/3 bias are selected) can be controlled to display. The LCD power input pins (VLC1–VLC3) are also used as pins SEG0–SEG2. When SEG0–SEG2. The internal power (VDD) is used for the LCD power.

# (1) Duty and bias

There are 3 combinations of duty and bias for displaying data on the LCD. Use bits 0 and 1 of LCD control register (L1) to select the proper display method for the LCD panel being used.

- 1/2 duty, 1/2 bias
- 1/3 duty, 1/3 bias
- 1/4 duty, 1/3 bias

#### Table 17 Duty and maximum number of displayed pixels

| Duty | Maximum number of displayed pixels | Used COM pins     |
|------|------------------------------------|-------------------|
| 1/2  | 40 segments                        | COM0, COM1 (Note) |
| 1/3  | 60 segments                        | COM0-COM2 (Note)  |
| 1/4  | 80 segments                        | COM0–COM3         |

Note: Leave unused COM pins open.

## (2) LCD clock control

The LCD clock is determined by the timer LC count source selection bit (W62), timer LC control bit (W63), and timer LC. Accordingly, the LCD clock frequency (F) is obtained by the following formula. Numbers (① to ③) shown below the formula correspond to numbers in Figure 42, respectively.

 When using the prescaler output (ORCLK) as timer LC count source (W62="1")

• When using the bit 4 of timer 5 as timer LC count source (W62="0")

$$\mathsf{F} = \underbrace{\mathsf{T54}}_{(1)} \times \underbrace{\mathsf{X}}_{(1)} \times \underbrace{\mathsf{T54}}_{(2)} \times \underbrace{\mathsf{X}}_{(2)} \times \underbrace{\mathsf{T54}}_{(2)} \times \underbrace{\mathsf{X}}_{(2)} \times \underbrace{\mathsf{T54}}_{(2)} \times \underbrace{\mathsf{T54}}$$

[LC: 0 to 15]

The frame frequency and frame period for each display method can be obtained by the following formula:

Frame frequency = 
$$\frac{F}{n}$$
 (Hz)  
Frame period =  $\frac{n}{-1}$  (s)

F: LCD clock frequency 1/n: Duty



Fig. 42 LCD clock control circuit structure





RENESAS

## (3) LCD RAM

RAM contains areas corresponding to the liquid crystal display. When "1" is written to this LCD RAM, the display pixel corresponding to the bit is automatically displayed.

#### (4) LCD drive waveform

When "1" is written to a bit in the LCD RAM data, the voltage difference between common pin and segment pin which correspond to the bit automatically becomes IVLC3I and the display pixel at the cross section turns on.

When returning from reset, and in the RAM back-up mode, a display pixel turns off because every segment output pin and common output pin becomes VLC3 level.

| Х      | 12   |      |      |      |       | 13    |       |       |       | 14               |       |       |  |
|--------|------|------|------|------|-------|-------|-------|-------|-------|------------------|-------|-------|--|
| Y Bits | 3    | 2    | 1    | 0    | 3     | 2     | 1     | 0     | 3     | 2                | 1     | 0     |  |
| 8      | SEG0 | SEG0 | SEG0 | SEG0 | SEG8  | SEG8  | SEG8  | SEG8  | SEG16 | SEG16            | SEG16 | SEG16 |  |
| 9      | SEG1 | SEG1 | SEG1 | SEG1 | SEG9  | SEG9  | SEG9  | SEG9  | SEG17 | SEG17            | SEG17 | SEG17 |  |
| 10     | SEG2 | SEG2 | SEG2 | SEG2 | SEG10 | SEG10 | SEG10 | SEG10 | SEG18 | SEG18            | SEG18 | SEG18 |  |
| 11     | SEG3 | SEG3 | SEG3 | SEG3 | SEG11 | SEG11 | SEG11 | SEG11 | SEG19 | SEG19            | SEG19 | SEG19 |  |
| 12     | SEG4 | SEG4 | SEG4 | SEG4 | SEG12 | SEG12 | SEG12 | SEG12 |       |                  |       |       |  |
| 13     | SEG5 | SEG5 | SEG5 | SEG5 | SEG13 | SEG13 | SEG13 | SEG13 | 1     |                  |       |       |  |
| 14     | SEG6 | SEG6 | SEG6 | SEG6 | SEG14 | SEG14 | SEG14 | SEG14 |       |                  |       |       |  |
| 15     | SEG7 | SEG7 | SEG7 | SEG7 | SEG15 | SEG15 | SEG15 | SEG15 | 1     |                  |       |       |  |
| COM    | COM3 | COM2 | COM1 | COM0 | СОМз  | COM2  | COM1  | COM0  | СОМз  | COM <sub>2</sub> | COM1  | COM0  |  |

Note: The area marked " — " is not the LCD display RAM.

#### Fig. 44 LCD RAM map

#### Table 18 LCD control registers

| LCD control register L1 |                                          |     | at reset : 00002 |                | at power down : state retained | R/W<br>TAL1/TL1A |
|-------------------------|------------------------------------------|-----|------------------|----------------|--------------------------------|------------------|
| L13                     | Internal dividing resistor for LCD power | 0   | )                | 2r X 3, 2r X 2 |                                |                  |
|                         | supply selection bit (Note 2)            | 1   | 1                | r X 3, r X 2   |                                |                  |
| L12                     | LCD control bit                          | 0   |                  | Off            |                                |                  |
|                         |                                          | 1   | 1                | On             |                                |                  |
| L11                     | LCD duty and bias selection bits         | L11 | L10              | Duty           | Bia                            | IS               |
|                         |                                          | 0   | 0                | Not available  |                                |                  |
|                         |                                          | 0   | 1                | 1/2            | 1/2                            | 2                |
| L10                     |                                          | 1   | 0                | 1/3            | 1/:                            | 3                |
|                         |                                          | 1   | 1                | 1/4            | 1/:                            | 3                |

| LCD control register L2 |                                            | at reset : 11112 |                                    | at power down : state retained | W<br>TL2A |
|-------------------------|--------------------------------------------|------------------|------------------------------------|--------------------------------|-----------|
| L23                     | VLC3/SEG0 pin function switch bit (Note 3) | 0                | SEG0                               |                                |           |
|                         |                                            | 1                | VLC3                               |                                |           |
| L22                     | VLC2/SEG1 pin function switch bit (Note 4) | 0                | SEG1                               |                                |           |
|                         |                                            | 1                | VLC2                               |                                |           |
| L21                     | VLC1/SEG2 pin function switch bit (Note 4) | 0                | SEG2                               |                                |           |
|                         |                                            | 1                | VLC1                               |                                |           |
| L20                     | Internal dividing resistor for LCD power   | 0                | Internal dividing resistor valid   |                                |           |
|                         | supply control bit                         | 1                | Internal dividing resistor invalid |                                |           |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: "r (resistor) multiplied by 3" is used at 1/3 bias, and "r multiplied by 2" is used at 1/2 bias.

3: VLC3 is connected to VDD internally when SEG0 pin is selected.

4: Use internal dividing resistor when SEG1 and SEG2 pins are selected.





Fig. 45 LCD controller/driver structure



### (5) LCD power supply circuit

Select the LCD power circuit suitable for the LCD panel. The LCD control circuit structure is fixed by the following setting. ① Set the control of internal dividing resistor by bit 0 of register L2. ② Select the internal dividing resistor by bit 3 of register L1.

3 Select the bias condition by bits 0 and 1 of register L1.

#### • Internal dividing resistor

The 4524 Group has the internal dividing resistor for LCD power supply.

When bit 0 of register L2 is set to "0", the internal dividing resistor is valid. However, when the LCD is turned off by setting bit 2 of register L1 to "0", the internal dividing resistor is turned off. The same six resistor (r) is prepared for the internal dividing resistor. According to the setting value of bit 3 of register L1 and using bias condition, the resistor is prepared as follows;

• L13 = "0", 1/3 bias used: 2r X 3 = 6r

- L13 = "0", 1/2 bias used: 2r X 2 = 4r
- L13 = "1", 1/3 bias used: r X 3 = 3r
- L13 = "1", 1/2 bias used: r X 2 = 2r

• VLC3/SEG0 pin

The selection of VLC3/SEG0 pin function is controlled with the bit 3 of register L2.

When the VLC3 pin function is selected, apply voltage of VLC3 < VDD to the pin externally.

When the SEG0 pin function is selected, VLC3 is connected to VDD internally.

• VLC2/SEG1, VLC1/SEG2 pin

The selection of VLC2/SEG1 pin function is controlled with the bit 2 of register L2.

The selection of VLC1/SEG2 pin function is controlled with the bit 1 of register L2.

When the VLC2 pin and VLC1 pin functions are selected and the internal dividing resistor is not used, apply voltage of 0 < VLC1 < VLC2 < VLC3 to these pins. Short the VLC2 pin and VLC1 pin at 1/2 bias.

When the VLC2 pin and VLC1 pin functions are selected and the internal dividing resistor is used, the dividing voltage value generated internally is output from the VLC1 pin and VLC2 pin. The VLC2 pin and VLC1 pin has the same electric potential at 1/2 bias.

When SEG1 and SEG2 pin function is selected, use the internal dividing resistor. In this time, VLC2 and VLC1 are connected to the generated dividing voltage.



Fig. 46 LCD power source circuit example (1/3 bias condition selected)



## **RESET FUNCTION**

System reset is performed by applying "L" level to RESET pin for 1 machine cycle or more when the following condition is satisfied; the value of supply voltage is the minimum value or more of the recommended operating conditions.

Then when "H" level is applied to RESET pin, program starts from address 0 in page 0.



Fig. 47 Reset release timing







### (1) Power-on reset

Reset can be automatically performed at power on (power-on reset) by the built-in power-on reset circuit. When the built-in power-on reset circuit is used, the time for the supply voltage to rise from 0 V must be set to 100  $\mu$ s or less. If the rising time ex-

ceeds 100  $\mu$ s, connect a capacitor between the RESET pin and Vss at the shortest distance, and input "L" level to RESET pin until the value of supply voltage reaches the minimum operating voltage.



Fig. 49 Structure of reset pin and its peripherals, and power-on reset operation

#### Table 19 Port state at reset

| Name                    | Function | State                          |
|-------------------------|----------|--------------------------------|
| D0-D3                   | D0-D3    | High-impedance (Notes 1, 2)    |
| D4/SIN, D5/SOUT, D6/SCK | D4-D6    | High-impedance (Notes 1, 2)    |
| D7/CNTR0                | D7       | High-impedance (Notes 1, 2)    |
| D8/INT0, D9/INT1        | D8, D9   | High-impedance (Note 1)        |
| P00-P03                 | P00-P03  | High-impedance (Notes 1, 2, 3) |
| P10-P13                 | P10-P13  | High-impedance (Notes 1, 2, 3) |
| P20/AIN0-P23/AIN3       | P20-P23  | High-impedance (Note 1)        |
| P30/AIN4–P33/AIN7       | P30-P33  | High-impedance (Note 1)        |
| P40-P43                 | P40-P43  | High-impedance (Notes 1, 2)    |
| C/CNTR1                 | С        | "L" (Vss) level                |

Notes 1: Output latch is set to "1."

2: Output structure is N-channel open-drain.

3: Pull-up transistor is turned OFF.



### (2) Internal state at reset

Figure 50 and 51 show internal state at reset (they are the same after system is released from reset). The contents of timers, registers, flags and RAM except shown in Figure 50 are undefined, so set the initial value to them.

| Program counter (PC)                               |                                  |
|----------------------------------------------------|----------------------------------|
| Address 0 in page 0 is set to program counter.     |                                  |
| Interrupt enable flag (INTE)                       |                                  |
| Power down flag (P)                                |                                  |
| External 0 interrupt request flag (EXF0)           |                                  |
| External 1 interrupt request flag (EXF1)           |                                  |
| Interrupt control register V1                      |                                  |
| Interrupt control register V1                      |                                  |
| Interrupt control register V2                      |                                  |
|                                                    |                                  |
| Interrupt control register I2                      |                                  |
| Interrupt control register I3                      |                                  |
| Timer 1 interrupt request flag (T1F)               |                                  |
| Timer 2 interrupt request flag (T2F)               |                                  |
| Timer 3 interrupt request flag (T3F)               |                                  |
| Timer 4 interrupt request flag (T4F)               |                                  |
| Timer 5 interrupt request flag (T5F)               |                                  |
| Watchdog timer flags (WDF1, WDF2)                  |                                  |
| Watchdog timer enable flag (WEF)                   |                                  |
| Timer control register PA                          |                                  |
| Timer control register W1                          |                                  |
| Timer control register W2                          |                                  |
| Timer control register W3                          |                                  |
| Timer control register W4                          | <u>0 0 0 0</u> (Timer 4 stopped) |
| Timer control register W5                          | <u>0000</u> (Timer 5 stopped)    |
| Timer control register W6                          | 0000 (Timer LC stopped)          |
| Clock control register MR                          |                                  |
| Serial I/O transmit/receive complation flag (SIOF) | 0                                |
| Serial I/O mode register J1                        | 0000 (External clock selected,   |
|                                                    | serial I/O port not selected)    |
| Serial I/O register SI                             | X X X X X X X                    |
| A/D conversion completion flag (ADF)               | 0                                |
| A/D control register Q1                            |                                  |
| A/D control register Q2                            |                                  |
| A/D control register Q3                            |                                  |
| Successive approximation register AD               | x x x x x x x                    |
| Comparator register                                |                                  |
| LCD control register L1                            |                                  |
| LCD control register L2                            |                                  |
|                                                    |                                  |
|                                                    | "X" represents undefined.        |

Fig. 50 Internal state at reset



| Key-on wakeup control register K0            |                               |
|----------------------------------------------|-------------------------------|
| Key-on wakeup control register K1            |                               |
| Key-on wakeup control register K2            |                               |
| Pull-up control register PU0                 |                               |
| Pull-up control register PU1                 |                               |
| • Port output structure control register FR0 |                               |
| • Port output structure control register FR1 |                               |
| Port output structure control register FR2   |                               |
| • Port output structure control register FR3 |                               |
| Carry flag (CY)                              | 0                             |
| Register A                                   |                               |
| Register B                                   |                               |
| Register D                                   | X X X                         |
| Register E                                   |                               |
| Register X                                   |                               |
| • Register Y                                 |                               |
| Register Z                                   |                               |
| Stack pointer (SP)                           |                               |
| Operation source clock                       | On-chip oscillator (operating |
| Ceramic resonator circuit                    | Operatin                      |
| RC oscillation circuit                       | Sto                           |
| Quarts-crystal oscillator                    | Onerotin                      |

"X" represents undefined.

Fig. 51 Internal state at reset



## VOLTAGE DROP DETECTION CIRCUIT

The built-in voltage drop detection circuit is designed to detect a drop in voltage and to reset the microcomputer if the supply voltage drops below a set value.

The voltage drop detection circuit is valid when CPU is active while the VDCE pin is "H".

Even after system goes into the power down mode, the voltage drop detection circuit is also valid with the SVDE instruction. Execution of SVDE instruction is valid only at once.

Execution of SVDE Instruction is valid only at once.

In order to release the execution of the SVDE instruction, system reset is not required.



Fig. 52 Voltage drop detection reset circuit



Fig. 53 Voltage drop detection circuit operation waveform

#### Table 20 Voltage drop detection circuit operation state

| VDCE pin | At CPU operating | At power down<br>(SVDE instruction is not executed) | At power down<br>(SVDE instruction is executed) |
|----------|------------------|-----------------------------------------------------|-------------------------------------------------|
| "L"      | Invalid          | Invalid                                             | Invalid                                         |
| "H"      | Valid            | Invalid                                             | Valid                                           |

### Note on voltage drop detection circuit

The voltage drop detection circuit detection voltage of this product is set up lower than the minimum value of the supply voltage of the recommended operating conditions.

When the supply voltage of a microcomputer falls below to the minimum value of recommended operating conditions and regoes up (ex. battery exchange of an application product), depending on the capacity value of the bypass capacitor added to the power supply pin, the following case may cause program failure (Figure 54);

supply voltage does not fall below to VRST, and

its voltage re-goes up with no reset.

In such a case, please design a system which supply voltage is once reduced below to VRST and re-goes up after that.





# POWER DOWN FUNCTION

The 4524 Group has 2-type power down functions. System enters into each power down state by executing the following instructions.

- Clock operating mode ..... EPOF and POF instructions
- RAM back-up mode ..... EPOF and POF2 instructions

When the EPOF instruction is not executed before the POF or POF2 instruction is executed, these instructions are equivalent to the NOP instruction.

## (1) Clock operating mode

The following functions and states are retained.

- RAM
- Reset circuit
- XCIN-XCOUT oscillation
- LCD display
- Timer 5

# (2) RAM back-up mode

- The following functions and states are retained.
- RAM
- Reset circuit

# (3) Warm start condition

The system returns from the power down state when;

- External wakeup signal is input
- Timer 5 underflow occurs
- in the power down mode.
- In either case, the CPU starts executing the program from address 0 in page 0. In this case, the P flag is "1."

# (4) Cold start condition

The CPU starts executing the program from address 0 in page 0 when;

• reset pulse is input to  $\overline{\text{RESET}}$  pin,

- reset by watchdog timer is performed, or
- reset by the voltage drop detection circuit is performed.

In this case, the P flag is "0."

# (5) Identification of the start condition

Warm start or cold start can be identified by examining the state of the power down flag (P) with the SNZP instruction. The warm start condition from the clock operating mode can be identified by examining the state of T5F flag.

### Table 21 Functions and states retained at power down

| Power down mode                              |            |            |  |  |  |  |
|----------------------------------------------|------------|------------|--|--|--|--|
| Function                                     | Clock      | RAM        |  |  |  |  |
|                                              | operating  | back-up    |  |  |  |  |
| Program counter (PC), registers A, B,        | ×          | x          |  |  |  |  |
| carry flag (CY), stack pointer (SP) (Note 2) | ^          | ~          |  |  |  |  |
| Contents of RAM                              | 0          | 0          |  |  |  |  |
| Interrupt control registers V1, V2           | X          | X          |  |  |  |  |
| Interrupt control registers I1 to I3         | 0          | 0          |  |  |  |  |
| Selected oscillation circuit                 | 0          | 0          |  |  |  |  |
| Clock control register MR                    | 0          | 0          |  |  |  |  |
| Timer 1 to timer 4 functions                 | (Note 3)   | (Note 3)   |  |  |  |  |
| Timer 5 function                             | 0          | 0          |  |  |  |  |
| Timer LC function                            | 0          | (Note 3)   |  |  |  |  |
| Watchdog timer function                      | X (Note 4) | X (Note 4) |  |  |  |  |
| Timer control registers PA, W4               | ×          | ×          |  |  |  |  |
| Timer control registers W1 to W3, W5, W6     | 0          | 0          |  |  |  |  |
| Serial I/O function                          | ×          | X          |  |  |  |  |
| Serial I/O control register J1               | 0          | 0          |  |  |  |  |
| A/D function                                 | X          | X          |  |  |  |  |
| A/D control registers Q1 to Q3               | 0          | 0          |  |  |  |  |
| LCD display function                         | 0          | (Note 5)   |  |  |  |  |
| LCD control registers L1, L2                 | 0          | 0          |  |  |  |  |
| Voltage drop detection circuit               | (Note 6)   | (Note 6)   |  |  |  |  |
| Port level                                   | (Note 7)   | (Note 7)   |  |  |  |  |
| Pull-up control registers PU0, PU1           | 0          | 0          |  |  |  |  |
| Key-on wakeup control registers K0 to K2     | 0          | 0          |  |  |  |  |
| Port output format control registers         | 0          | 0          |  |  |  |  |
| FR0 to FR3                                   |            |            |  |  |  |  |
| External interrupt request flags             | ×          | X          |  |  |  |  |
| (EXF0, EXF1)                                 |            |            |  |  |  |  |
| Timer interrupt request flags (T1F to T4F)   | (Note 3)   | (Note 3)   |  |  |  |  |
| Timer interrupt request flag (T5F)           | 0          | 0          |  |  |  |  |
| A/D conversion completion flag (ADF)         | ×          | X          |  |  |  |  |
| Serial I/O transmit/receive completion flag  | ×          | X          |  |  |  |  |
| SIOF                                         |            |            |  |  |  |  |
| Interrupt enable flag (INTE)                 | X          | X          |  |  |  |  |
| Watchdog timer flags (WDF1, WDF2)            | X (Note 4) | X (Note 4) |  |  |  |  |
| Watchdog timer enable flag (WEF)             | X (Note 4) | X (Note 4) |  |  |  |  |
|                                              |            |            |  |  |  |  |

Notes 1:"O" represents that the function can be retained, and "X" represents that the function is initialized.

- Registers and flags other than the above are undefined at power down, and set an initial value after returning.
- 2: The stack pointer (SP) points the level of the stack register and is initialized to "7" at power down.
- 3: The state of the timer is undefined.
- 4: Initialize the watchdog timer with the WRST instruction, and then go into the power down state.
- 5: LCD is turned off.
- 6: When the SVDE instruction is executed and "H" level is applied to the VDCE pin, this function is valid at power down.
- 7: In the power down mode, C/CNTR1 pin outputs "L" level. However, when the CNTR input is selected (W11, W10="11"), C/ CNTR1 pin is in an input enabled state (output=high-impedance). Other ports retain their respective output levels.



## (6) Return signal

An external wakeup signal or timer 5 interrupt request flag (T5F) is used to return from the clock operating mode.

An external wakeup signal is used to return from the RAM back-up mode because the oscillation is stopped.

Table 22 shows the return condition for each return source.

# (7) Control registers

Key-on wakeup control register K0

Register K0 controls the port P0 key-on wakeup function. Set the contents of this register through register A with the TK0A instruction. In addition, the TAK0 instruction can be used to transfer the contents of register K0 to register A.

• Key-on wakeup control register K1

Register K1 controls the port P1 key-on wakeup function. Set the contents of this register through register A with the TK1A instruction. In addition, the TAK1 instruction can be used to transfer the contents of register K0 to register A.

Key-on wakeup control register K2

Register K2 controls the INT0 and INT1 pin key-on wakeup function. Set the contents of this register through register A with the TK2A instruction. In addition, the TAK2 instruction can be used to transfer the contents of register K2 to register A. • Pull-up control register PU0

Register PU0 controls the ON/OFF of the port P0 pull-up transistor. Set the contents of this register through register A with the TPU0A instruction. In addition, the TAPU0 instruction can be used to transfer the contents of register PU0 to register A.

Pull-up control register PU1

Register PU1 controls the ON/OFF of the port P1 pull-up transistor. Set the contents of this register through register A with the TPU1A instruction. In addition, the TAPU1 instruction can be used to transfer the contents of register PU1 to register A.

• External interrupt control register I1

Register I1 controls the valid waveform of the external 0 interrupt, the input control of INT0 pin and the return input level. Set the contents of this register through register A with the TI1A instruction. In addition, the TAI1 instruction can be used to transfer the contents of register I1 to register A.

• External interrupt control register I2 Register I2 controls the valid waveform of the external 1 interrupt, the input control of INT1 pin and the return input level. Set the contents of this register through register A with the TI2A instruction. In addition, the TAI2 instruction can be used to transfer the contents of register I2 to register A.

| Table     | 22 Return sourc                    | e and return condition                                                                      |                                                                                                                                                                                                                |
|-----------|------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F         | Return source                      | Return condition                                                                            | Remarks                                                                                                                                                                                                        |
| signal    | Ports P00–P03<br>Ports P10–P13     | Return by an external "L" level input.                                                      | The key-on wakeup function can be selected by one port unit. Set the port using the key-on wakeup function to "H" level before going into the power down state.                                                |
| al wakeup | INT0 pin<br>INT1 pin               | "L" level input, or rising edge                                                             | Select the return level ("L" level or "H" level) with register I1 (I2) and return condition (return by level or edge) with register K2 according to the external state before going into the power down state. |
| External  |                                    | When the return signal is input, the interrupt request flag (EXF0, EXF1) is not set to "1". |                                                                                                                                                                                                                |
|           | ner 5 interrupt<br>uest flag (T5F) | Return by timer 5 underflow or by setting T5F to "1".                                       | Clear T5F with the SNZT5 instruction before system enters into the power down state.                                                                                                                           |
|           |                                    | It can be used in the clock operat-<br>ing mode.                                            | When system enters into the power down state while T5F is "1", system re-<br>turns from the state immediately because it is recognized as return condition.                                                    |





Fig. 55 State transition



Rev.2.00 Aug, 06 2004 REJ09B0107-0200Z



|     | Key-on wakeup control register K0 |                          | reset : 00002            | at power down : state retained | R/W<br>TAK0/<br>TK0A |
|-----|-----------------------------------|--------------------------|--------------------------|--------------------------------|----------------------|
| K03 | Port P03 key-on wakeup 0          |                          | 0 Key-on wakeup not used |                                |                      |
| K03 | control bit                       | 1 Key-on wakeup use      |                          | ed                             |                      |
| KOa | Port P02 key-on wakeup            | 0 Key-on wakeup not used |                          |                                |                      |
| K02 | control bit                       | 1 Key-on wakeup use      |                          | ed                             |                      |
| KOr | Port P01 key-on wakeup            | 0                        | Key-on wakeup not used   |                                |                      |
| K01 | control bit                       | 1                        | Key-on wakeup used       |                                |                      |
| KOo | Port P00 key-on wakeup            |                          | Key-on wakeup not used   |                                |                      |
| K00 | K00 control bit                   |                          | Key-on wakeup use        | ed                             |                      |

### Table 23 Key-on wakeup control register, pull-up control register and interrupt control register

|             | Key-on wakeup control register K1 |                      | reset : 00002            | at power down : state retained | R/W<br>TAK1/<br>TK1A |
|-------------|-----------------------------------|----------------------|--------------------------|--------------------------------|----------------------|
| K13         | Port P13 key-on wakeup            | 0 Key-on wakeup used |                          | ed                             |                      |
| <b>N</b> 13 | control bit                       | 1 Key-on wakeup not  |                          | t used                         |                      |
| K10         | Port P12 key-on wakeup            | 0 Key-on wakeup not  |                          | ot used                        |                      |
| K12         | control bit                       | 1                    | Key-on wakeup used       |                                |                      |
| 144         | Port P11 key-on wakeup            | 0                    | 0 Key-on wakeup not used |                                |                      |
| K11         | control bit                       | 1 Key-on wakeu       |                          | used                           |                      |
| K10         | Port P10 key-on wakeup            | 0                    | Key-on wakeup not        | used                           |                      |
| K10         | control bit                       |                      | Key-on wakeup use        | ed                             |                      |

|             | Key-on wakeup control register K2 |                   | reset : 00002          | at power down : state retained | R/W<br>TAK2/<br>TK2A |  |
|-------------|-----------------------------------|-------------------|------------------------|--------------------------------|----------------------|--|
| K23         | INT1 pin                          |                   | Return by level        |                                |                      |  |
| N23         | return condition selection bit    | 1 Return by edge  |                        |                                |                      |  |
| K22         | INT1 pin                          |                   | Key-on wakeup not used |                                |                      |  |
| N22         | key-on wakeup control bit         | 1                 | Key-on wakeup used     |                                |                      |  |
| K21         | INT0 pin                          | 0 Return by level |                        |                                |                      |  |
| <b>N</b> 21 | return condition selection bit    |                   | Return by edge         |                                |                      |  |
| K20         | INT0 pin                          |                   | Key-on wakeup not      | used                           |                      |  |
| n20         | key-on wakeup control bit         | 1                 | Key-on wakeup use      | Key-on wakeup used             |                      |  |

Note: "R" represents read enabled, and "W" represents write enabled.



PU10

# FUNCTION BLOCK OPERATIONS

| Pull-up control register PU0 |                              | at                       | reset : 00002          | at power down : state retained | R/W<br>TAPU0/<br>TPU0A |  |
|------------------------------|------------------------------|--------------------------|------------------------|--------------------------------|------------------------|--|
| DUIOs                        | Port P03 pull-up transistor  | 0                        | Pull-up transistor OFF |                                |                        |  |
| PU03                         | control bit                  | 1 Pull-up transistor ON  |                        |                                |                        |  |
| DUIOs                        | Port P02 pull-up transistor  |                          | Pull-up transistor O   | FF                             |                        |  |
| PU02                         | control bit                  | 1                        | Pull-up transistor O   | N                              |                        |  |
| DU O.                        | Port P01 pull-up transistor  | 0 Pull-up transistor OFF |                        |                                |                        |  |
| PU01                         | control bit                  | 1 Pull-up transistor ON  |                        |                                |                        |  |
| DU los                       | Port P00 pull-up transistor  |                          | Pull-up transistor OFF |                                |                        |  |
| P000                         | PU00 control bit             |                          | Pull-up transistor ON  |                                |                        |  |
|                              | Pull-up control register PU1 | at                       | reset : 00002          | at power down : state retained | R/W<br>TAPU1/<br>TPU1A |  |
| DUIA                         | Port P13 pull-up transistor  | 0                        | Pull-up transistor O   | )FF                            |                        |  |
| PU13                         | control bit                  | 1                        | Pull-up transistor ON  |                                |                        |  |
| DU14-                        | Port P12 pull-up transistor  | 0                        | Pull-up transistor O   | FF                             |                        |  |
| PU12 control bit             |                              | 1                        | Pull-up transistor ON  |                                |                        |  |
| Port P11 pull-up transistor  |                              | 0                        | Pull-up transistor O   | FF                             |                        |  |
| PU11                         | control bit                  | 1                        | Pull-up transistor O   | N                              |                        |  |
|                              |                              |                          |                        |                                |                        |  |

|             | Interrupt control register I1                                                     |         | reset : 00002                                                     | at power down : state retained         | R/W<br>TAI1/TI1A |
|-------------|-----------------------------------------------------------------------------------|---------|-------------------------------------------------------------------|----------------------------------------|------------------|
| 113         | INT0 pin input control bit (Note 2)                                               | 0       | INT0 pin input disa                                               | abled                                  |                  |
| 113         |                                                                                   | 1       | INT0 pin input ena                                                | bled                                   |                  |
|             | I12 Interrupt valid waveform for INT0 pin/<br>return level selection bit (Note 2) | Falling |                                                                   | L" level ("L" level is recognized with | the SNZI0        |
| 110         |                                                                                   | 0       | instruction)                                                      |                                        |                  |
| 112         |                                                                                   | 1       | Rising waveform/"H" level ("H" level is recognized with the SNZIO |                                        |                  |
|             |                                                                                   |         | instruction)                                                      |                                        |                  |
| 14.4        | INTO his addre detection airquit control hit                                      | 0       | One-sided edge de                                                 | etected                                |                  |
| 111         | I11 INT0 pin edge detection circuit control bit                                   |         | 1 Both edges detected                                             |                                        |                  |
| 11.0        | INT0 pin Timer 1 count start synchronous                                          | 0       | Timer 1 count star                                                | t synchronous circuit not selected     |                  |
| <b>I1</b> 0 | circuit selection bit                                                             | 1       | Timer 1 count start synchronous circuit selected                  |                                        |                  |

Pull-up transistor OFF

Pull-up transistor ON

0

1

|     | Interrupt control register I2                                                 |   | reset : 00002                                                     | at power down : state retained         | R/W<br>TAI2/TI2A |  |
|-----|-------------------------------------------------------------------------------|---|-------------------------------------------------------------------|----------------------------------------|------------------|--|
| 120 | I23 INT1 pin input control bit (Note 2)                                       |   | INT1 pin input disa                                               | INT1 pin input disabled                |                  |  |
| 123 |                                                                               |   | INT1 pin input ena                                                | bled                                   |                  |  |
|     |                                                                               |   | Falling waveform/"                                                | L" level ("L" level is recognized with | the SNZI1        |  |
| 122 | Interrupt valid waveform for INT1 pin/<br>return level selection bit (Note 2) | 0 | instruction)                                                      |                                        |                  |  |
| 122 |                                                                               | 1 | Rising waveform/"H" level ("H" level is recognized with the SNZI1 |                                        |                  |  |
|     |                                                                               |   | instruction)                                                      |                                        |                  |  |
| 121 | INT1 pin edge detection circuit control bit                                   | 0 | One-sided edge detected                                           |                                        |                  |  |
| 121 | 121 INT I pin edge detection circuit control bit                              |   | Both edges detected                                               |                                        |                  |  |
| 120 | INT1 pin Timer 3 count start synchronous                                      | 0 | Timer 3 count star                                                | t synchronous circuit not selected     |                  |  |
| 120 | circuit selection bit                                                         | 1 | Timer 3 count star                                                | t synchronous circuit selected         |                  |  |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

Port P10 pull-up transistor

control bit

2: When the contents of I12, I13 I22 and I23 are changed, the external interrupt request flag (EXF0, EXF1) may be set.



## **CLOCK CONTROL**

- The clock control circuit consists of the following circuits.
- On-chip oscillator (internal oscillator)
- · Ceramic resonator
- RC oscillation circuit
- · Quartz-crystal oscillation circuit
- Multi-plexer (clock selection circuit)
- Frequency divider
- Internal clock generating circuit

The system clock and the instruction clock are generated as the source clock for operation by these circuits.

Figure 58 shows the structure of the clock control circuit.

The 4524 Group operates by the on-chip oscillator clock (f(RING)) which is the internal oscillator after system is released from reset. Also, the ceramic resonator or the RC oscillation can be used for the main clock (f(XIN)) of the 4524 Group. The CMCK instruction or CRCK instruction is executed to select the ceramic resonator or RC oscillator, respectively.

The quartz-crystal oscillator can be used for sub-clock (f(XCIN)).



Fig. 58 Clock control circuit structure



### (1) Main clock generating circuit (f(XIN))

The ceramic resonator or RC oscillation can be used for the main clock of this MCU.

After system is released from reset, the MCU starts operation by the clock output from the on-chip oscillator which is the internal oscillator.

When the ceramic resonator is used, execute the CMCK instruction. When the RC oscillation is used, execute the CRCK instruction. The oscillation circuit by the CMCK or CRCK instruction is valid only at once. The oscillation circuit corresponding to the first executed one of these two instructions is valid. Other oscillation circuit and the on-chip oscillator stop.

Execute the CMCK or the CRCK instruction in the initial setting routine of program (executing it in address 0 in page 0 is recommended). Also, when the CMCK or the CRCK instruction is not executed in program, this MCU operates by the on-chip oscillator.

### (2) On-chip oscillator operation

When the MCU operates by the on-chip oscillator as the main clock (f(XIN)) without using the ceramic resonator or the RC oscillation, connect XIN pin to Vss and leave XOUT pin open (Figure 60).

The clock frequency of the on-chip oscillator depends on the supply voltage and the operation temperature range.

Be careful that margin of frequencies when designing application products.

### (3) Ceramic resonator

When the ceramic resonator is used as the main clock (f(XIN)), connect the ceramic resonator and the external circuit to pins XIN and XOUT at the shortest distance. Then, execute the CMCK instruction. A feedback resistor is built in between pins XIN and XOUT (Figure 61).

# (4) RC oscillation

When the RC oscillation is used as the main clock (f(XIN)), connect the XIN pin to the external circuit of resistor R and the capacitor C at the shortest distance and leave XOUT pin open. Then, execute the CRCK instruction (Figure 62).

The frequency is affected by a capacitor, a resistor and a microcomputer. So, set the constants within the range of the frequency limits.



Fig. 59 Switch to ceramic oscillation/RC oscillation



Fig. 60 Handling of XIN and XOUT when operating on-chip oscillator







Fig. 62 External RC oscillation circuit



## (5) External clock

When the external clock signal is used as the main clock (f(XIN)), connect the XIN pin to the clock source and leave XOUT pin open. Then, execute the CMCK instruction (Figure 63).

Be careful that the maximum value of the oscillation frequency when using the external clock differs from the value when using the ceramic resonator (refer to the recommended operating condition). Also, note that the power down function (POF or POF2 instruction) cannot be used when using the external clock.

## (6) Sub-clock generating circuit f(XCIN)

The quartz-crystal oscillator can be used for the sub-clock signal f(XCIN). Connect a quartz-crystal oscillator and this external circuit to pins XCIN and XCOUT at the shortest distance. A feedback resistor is built in between pins XCIN and XCOUT (Figure 64).

## (7) Clock control register MR

Table 24 Clock control register MR

Register MR controls system clock. Set the contents of this register through register A with the TMRA instruction. In addition, the TAMR instruction can be used to transfer the contents of register MR to register A.







Fig. 64 External quartz-crystal circuit

|     | Clock control register MR                  |     |     | reset : 11002                        | at power down : state retained | R/W<br>TAMR/<br>TMRA |
|-----|--------------------------------------------|-----|-----|--------------------------------------|--------------------------------|----------------------|
|     |                                            | MR3 | MR2 |                                      | Operation mode                 |                      |
| MR3 |                                            | 0   | 0   | Through mode (frequency not divided) |                                |                      |
|     | Operation mode selection bits              | 0   | 1   | Frequency divided by 2 mode          |                                |                      |
| MR2 |                                            | 1   | 0   | Frequency divided                    | by 4 mode                      |                      |
|     |                                            | 1   | 1   | Frequency divided                    | by 8 mode                      |                      |
| MR1 | Main clock oscillation circuit control bit |     | )   | Main clock oscillation               | on enabled                     |                      |
|     |                                            | 1   |     | Main clock oscillation stop          |                                |                      |
| MRo | Ourstand share a last in a lait            | 0   |     | Main clock (f(XIN) or f(RING))       |                                |                      |
|     | System clock selection bit                 |     | 1   | Sub-clock (f(XCIN))                  |                                |                      |

Note : "R" represents read enabled, and "W" represents write enabled.

# **ROM ORDERING METHOD**

1.Mask ROM Order Confirmation Form\*

2.Mark Specification Form\*

3.Data to be written to ROM, in EPROM form (three identical copies) or one floppy disk.

\*For the mask ROM confirmation and the mark specifications, refer to the "Renesas Technology Corp." Homepage (http://www.renesas.com/en/rom).



# LIST OF PRECAUTIONS

#### ① Noise and latch-up prevention

Connect a capacitor on the following condition to prevent noise and latch-up;

- connect a bypass capacitor (approx. 0.1  $\mu\text{F})$  between pins VDD and Vss at the shortest distance,
- equalize its wiring in width and length, and

• use relatively thick wire.

In the One Time PROM version, CNVss pin is also used as VPP pin. Accordingly, when using this pin, connect this pin to Vss through a resistor about 5 k $\Omega$  (connect this resistor to CNVss/VPP pin as close as possible).

### ②Register initial values 1

The initial value of the following registers are undefined after system is released from reset. After system is released from reset, set initial values.

- Register Z (2 bits)
- Register D (3 bits)
- Register E (8 bits)

#### ③ Register initial values 2

The initial value of the following registers are undefined at power down. After system is returned from power down, set initial values.

- Register Z (2 bits)
- Register X (4 bits)
- Register Y (4 bits)
- Register D (3 bits)
- Register E (8 bits)

#### ④ Stack registers (SKs)

Stack registers (SKs) are eight identical registers, so that subroutines can be nested up to 8 levels. However, one of stack registers is used respectively when using an interrupt service routine and when executing a table reference instruction. Accordingly, be careful not to over the stack when performing these operations together.

#### 5 Prescaler

Stop counting and then execute the TABPS instruction to read from prescaler data.

Stop counting and then execute the TPSAB instruction to set prescaler data.

#### 6 Timer count source

Stop timer 1, 2, 3, 4 and LC counting to change its count source.

#### ⑦ Reading the count value

Stop timer 1, 2, 3 or 4 counting and then execute the data read instruction (TAB1, TAB2, TAB3, TAB4) to read its data.

#### Writing to the timer

Stop timer 1, 2, 3, 4 or LC counting and then execute the data write instruction (T1AB, T2AB, T3AB, T4AB, TLCA) to write its data.

#### 9 Writing to reload register R1, R3, R4H

When writing data to reload register R1, reload register R3 or reload regiser R4H while timer 1, timer 3 or timer 4 is operating, avoid a timing when timer 1, timer 3 or timer 4 underflows.

#### 10 Timer 4

Avoid a timing when timer 4 underflows to stop timer 4. When "H" interval extension function of the PWM signal is set to be "valid", set "1" or more to reload register R4H.

#### 1 Timer 5

Stop timer 5 counting to change its count source.

#### <sup>12</sup>Timer input/output pin

Set the port C output latch to "0" to output the PWM signal from C/CNTR pin.

#### <sup>(3)</sup>Watchdog timer

- The watchdog timer function is valid after system is released from reset. When not using the watchdog timer function, stop the watchdog timer function and execute the DWDT instruction, the WRST instruction continuously, and clear the WEF flag to "0".
- The watchdog timer function is valid after system is returned from the power down state. When not using the watchdog timer function, stop the watchdog timer function and execute the DWDT instruction and the WRST instruction continuously every system is returned from the power down state.
- When the watchdog timer function and power down function are used at the same time, initialize the flag WDF1 with the WRST instruction before system enters into the power down state.

#### <sup>(a)</sup>Multifunction

- Be careful that the output of ports D8 and D9 can be used even when INT0 and INT1 pins are selected.
- Be careful that the input of ports D4–D6 can be used even when SIN, SOUT and SCK pins are selected.
- Be careful that the input/output of port D7 can be used even when input of CNTR0 pin are selected.
- Be careful that the input of port D7 can be used even when output of CNTR0 pin are selected.
- Be careful that the "H" output of port C can be used even when output of CNTR1 pin are selected.

#### <sup>15</sup> Program counter

Make sure that the PCH does not specify after the last page of the built-in ROM.



16 D8/INT0 pin

• Note [1] on bit 3 of register I1

When the input of the INT0 pin is controlled with the bit 3 of register I1 in program, be careful about the following notes.

Depending on the input state of the Da/INT0 pin, the external 0 interrupt request flag (EXF0) may be set when the bit 3 of register I1 is changed. In order to avoid the occurrence of an unexpected interrupt, clear the bit 0 of register V1 to "0" (refer to Figure 65<sup>(1)</sup>) and then, change the bit 3 of register I1.

In addition, execute the SNZ0 instruction to clear the EXF0 flag to "0" after executing at least one instruction (refer to Figure 65<sup>(2)</sup>).

Also, set the NOP instruction for the case when a skip is performed with the SNZ0 instruction (refer to Figure 65<sup>(3)</sup>).



Fig. 65 External 0 interrupt program example-1

• Note [2] on bit 3 of register I1

When the bit 3 of register 11 is cleared, the power down function is selected and the input of INT0 pin is disabled, be careful about the following notes.

• When the input of INT0 pin is disabled, invalidate the key-on wakeup function of INT0 pin (register K20 = "0") before system goes into the power down mode. (refer to Figure 66<sup>(1)</sup>).

| :         |                                |
|-----------|--------------------------------|
| LA 0      | ; ( <b>XXX</b> 02)             |
| TK2A      | ; INT0 key-on wakeup invalid ① |
| DI        |                                |
| EPOF      |                                |
| POF2      | ; RAM back-up                  |
| :         |                                |
| X : these | e bits are not used here.      |

Fig. 66 External 0 interrupt program example-2

• Note on bit 2 of register I1

When the interrupt valid waveform of the D8/INT0 pin is changed with the bit 2 of register I1 in program, be careful about the following notes.

Depending on the input state of the Da/INT0 pin, the external 0 interrupt request flag (EXF0) may be set when the bit 2 of register I1 is changed. In order to avoid the occurrence of an unexpected interrupt, clear the bit 0 of register V1 to "0" (refer to Figure 67<sup>(1)</sup>) and then, change the bit 2 of register I1.

In addition, execute the SNZ0 instruction to clear the EXF0 flag to "0" after executing at least one instruction (refer to Figure 67<sup>(2)</sup>).

Also, set the NOP instruction for the case when a skip is performed with the SNZ0 instruction (refer to Figure 67<sup>(3)</sup>).

| LA   | 4  | ; (XXX02)                             |
|------|----|---------------------------------------|
| TV1A |    | ; The SNZ0 instruction is valid①      |
| LA   | 12 | ; (X1XX2)                             |
| TI1A |    | ; Interrupt valid waveform is changed |
| NOP  |    |                                       |
| SNZ0 |    | ; The SNZ0 instruction is executed    |
|      |    | (EXF0 flag cleared)                   |
| NOP  |    |                                       |
| :    |    |                                       |

Fig. 67 External 0 interrupt program example-3



#### C D9/INT1 pin

Note [1] on bit 3 of register I2

When the input of the INT1 pin is controlled with the bit 3 of register I2 in program, be careful about the following notes.

• Depending on the input state of the D9/INT1 pin, the external 1 interrupt request flag (EXF1) may be set when the bit 3 of register I2 is changed. In order to avoid the occurrence of an unexpected interrupt, clear the bit 1 of register V1 to "0" (refer to Figure 68<sup>(1)</sup>) and then, change the bit 3 of register I2.

In addition, execute the SNZ1 instruction to clear the EXF1 flag to "0" after executing at least one instruction (refer to Figure 68<sup>(2)</sup>).

Also, set the NOP instruction for the case when a skip is performed with the SNZ1 instruction (refer to Figure 68<sup>(3)</sup>).

| :             |                                        |
|---------------|----------------------------------------|
| LA 4          | ; (XX0X2)                              |
| TV1A          | ; The SNZ1 instruction is valid        |
| LA 8          | ; (1 <b>XXX</b> 2)                     |
| TI2A          | ; Control of INT1 pin input is changed |
| NOP           |                                        |
| SNZ1          | ; The SNZ1 instruction is executed     |
|               | (EXF1 flag cleared)                    |
| NOP           | 3                                      |
| :             |                                        |
| <b>X</b> : th | nese bits are not used here.           |

Fig. 68 External 1 interrupt program example-1

❷ Note [2] on bit 3 of register I2

When the bit 3 of register I2 is cleared, the power down function is selected and the input of INT1 pin is disabled, be careful about the following notes.

• When the input of INT1 pin is disabled, invalidate the key-on wakeup function of INT1 pin (register K22 = "0") before system goes into the power down mode. (refer to Figure 69<sup>①</sup>).

| :       |                              |
|---------|------------------------------|
| LA 0    | ; ( <b>X</b> 0 <b>XX</b> 2)  |
| TK2A    | ; INT1 key-on wakeup invalid |
| DI      |                              |
| EPOF    |                              |
| POF2    | ; RAM back-up                |
| :       |                              |
| X : the | se bits are not used here.   |
|         |                              |



Note on bit 2 of register I2

When the interrupt valid waveform of the D9/INT1 pin is changed with the bit 2 of register I2 in program, be careful about the following notes.

• Depending on the input state of the D9/INT1 pin, the external 1 interrupt request flag (EXF1) may be set when the bit 2 of register I2 is changed. In order to avoid the occurrence of an unexpected interrupt, clear the bit 1 of register V1 to "0" (refer to Figure 70<sup>(1)</sup>) and then, change the bit 2 of register I2.

In addition, execute the SNZ1 instruction to clear the EXF1 flag to "0" after executing at least one instruction (refer to Figure 70<sup>(2)</sup>).

Also, set the NOP instruction for the case when a skip is performed with the SNZ1 instruction (refer to Figure 70<sup>(3)</sup>).

| :    |    |                                       |
|------|----|---------------------------------------|
| LA   | 4  | ; ( <b>XX</b> 0 <b>X</b> 2)           |
| TV1A |    | ; The SNZ1 instruction is valid       |
| LA   | 12 | ; (X1XX2)                             |
| TI2A |    | ; Interrupt valid waveform is changed |
| NOP  |    |                                       |
| SNZ1 |    | ; The SNZ1 instruction is executed    |
|      |    | (EXF1 flag cleared)                   |
| NOP  |    |                                       |
| :    |    |                                       |

Fig. 70 External 1 interrupt program example-3

<sup>®</sup>A/D converter-1

- When the TALA instruction is executed, the low-order 2 bits of register AD is transferred to the high-order 2 bits of register A, simultaneously, the low-order 2 bits of register A is "0."
- Do not change the operating mode (both A/D conversion mode and comparator mode) of A/D converter with the bit 3 of register Q1 while the A/D converter is operating.
- Clear the bit 2 of register V2 to "0" to change the operating mode of the A/D converter from the comparator mode to A/D conversion mode.
- The A/D conversion completion flag (ADF) may be set when the operating mode of the A/D converter is changed from the comparator mode to the A/D conversion mode. Accordingly, set a value to the register Q1, and execute the SNZAD instruction to clear the ADF flag.

| LA 8<br>TV2A<br>LA 0<br>TQ1A | <ul> <li>; (X0XX2)</li> <li>; The SNZAD instruction is valid ①</li> <li>; (0XXX2)</li> <li>; Operation mode of A/D converter is changed from comparator mode to A/D</li> </ul> |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SNZAD                        | conversion mode.                                                                                                                                                               |
| NOP                          | X : these bits are not used here.                                                                                                                                              |

Fig. 71 A/D converter program example-3



#### A/D converter-2

Each analog input pin is equipped with a capacitor which is used to compare the analog voltage. Accordingly, when the analog voltage is input from the circuit with high-impedance and, charge/ discharge noise is generated and the sufficient A/D accuracy may not be obtained. Therefore, reduce the impedance or, connect a capacitor (0.01  $\mu$ F to 1  $\mu$ F) to analog input pins (Figure 72).

When the overvoltage applied to the A/D conversion circuit may occur, connect an external circuit in order to keep the voltage within the rated range as shown the Figure 73. In addition, test the application products sufficiently.



#### Fig. 72 Analog input external circuit example-1



Fig. 73 Analog input external circuit example-2

#### Note on voltage drop detection circuit

The voltage drop detection circuit detection voltage of this product is set up lower than the minimum value of the supply voltage of the recommended operating conditions.

When the supply voltage of a microcomputer falls below to the minimum value of recommended operating conditions and regoes up (ex. battery exchange of an application product), depending on the capacity value of the bypass capacitor added to the power supply pin, the following case may cause program failure (Figure 74);

supply voltage does not fall below to VRST, and its voltage re-goes up with no reset.

In such a case, please design a system which supply voltage is once reduced below to VRST and re-goes up after that.



Fig. 74 VDD and VRST

#### 10 POF and POF2 instructions

When the POF or POF2 instruction is executed continuously after the EPOF instruction, system enters the power down state. Note that system cannot enter the power down state when executing only the POF or POF2 instruction.

Be sure to disable interrupts by executing the DI instruction before executing the EPOF instruction and the POF or POF2 instruction continuously.

#### 2 Power-on reset

When the built-in power-on reset circuit is used, the time for the supply voltage to rise from 0 V to 2.0 V must be set to 100  $\mu$ s or less. If the rising time exceeds 100  $\mu$ s, connect a capacitor between the RESET pin and Vss at the shortest distance, and input "L" level to RESET pin until the value of supply voltage reaches the minimum operating voltage.

#### Clock control

Execute the CMCK or the CRCK instruction in the initial setting routine of program (executing it in address 0 in page 0 is recommended).

The oscillation circuit by the CMCK or CRCK instruction can be selected only at once. The oscillation circuit corresponding to the first executed one of these two instruction is valid. Other oscillation circuits and the on-chip oscillator stop.

### On-chip oscillator

The clock frequency of the on-chip oscillator depends on the supply voltage and the operation temperature range.

Be careful that margin of frequencies when designing application products.

Also, the oscillation stabilize wait time after system is released from reset is generated by the on-chip oscillator clock. When considering the oscillation stabilize wait time after system is released from reset, be careful that the margin of frequency of the on-chip oscillator clock.

#### 65 External clock

When the external clock signal is used as the main clock (f(XIN)), note that the power down mode (POF or POF2 instruction) cannot be used.

Difference between Mask ROM version and One Time PROM version Mask ROM version and One Time PROM version have some difference of the following characteristics within the limits of an electrical property by difference of a manufacture process, builtin ROM, and a layout pattern.

- a characteristic value
   • the amount of noise-proof
- a margin of operation
   • noise radiation, etc.,

Accordingly, be careful of them when swithcing.

Note on Power Source Voltage

When the power source voltage value of a microcomputer is less than the value which is indicated as the recommended operating conditions, the microcomputer does not operate normally and may perform unstable operation.

In a system where the power source voltage drops slowly when the power source voltage drops or the power supply is turned off, reset a microcomputer when the supply voltage is less than the recommended operating conditions and design a system not to cause errors to the system by this unstable operation.



|      | Interrupt control register V1   |   | reset : 00002       | at power down : 00002         | R/W<br>TAV1/TV1A |
|------|---------------------------------|---|---------------------|-------------------------------|------------------|
| V13  | Timer 2 interrupt enable bit    | 0 | Interrupt disabled  | (SNZT2 instruction is valid)  |                  |
| V13  |                                 | 1 | Interrupt enabled ( | SNZT2 instruction is invalid) |                  |
| V12  | Timer 1 interrupt enable bit    | 0 | Interrupt disabled  | (SNZT1 instruction is valid)  |                  |
| V 12 |                                 | 1 | Interrupt enabled ( | SNZT1 instruction is invalid) |                  |
| V11  | External 1 interrupt enable bit | 0 | Interrupt disabled  | (SNZ1 instruction is valid)   |                  |
| VII  |                                 | 1 | Interrupt enabled ( | SNZ1 instruction is invalid)  |                  |
| V10  | External 0 interrupt enable bit | 0 | Interrupt disabled  | (SNZ0 instruction is valid)   |                  |
| V 10 |                                 | 1 | Interrupt enabled ( | SNZ0 instruction is invalid)  |                  |

|     | Interrupt control register V2            | at | reset : 00002       | at power down : 00002               | R/W<br>TAV2/TV2A |
|-----|------------------------------------------|----|---------------------|-------------------------------------|------------------|
|     | Timer 4. serial I/O interrupt enable bit | 0  | Interrupt disabled  | (SNZT4, SNZSI instruction is valid) |                  |
| V23 | Timer 4, senar /O interrupt enable bit   | 1  | Interrupt enabled ( | SNZT4, SNZSI instruction is invalid | )                |
|     | A/D interrupt enable bit                 | 0  | Interrupt disabled  | (SNZAD instruction is valid)        |                  |
| V22 |                                          | 1  | Interrupt enabled ( | SNZAD instruction is invalid)       |                  |
| NO. | Timer 5 interrupt enable bit             | 0  | Interrupt disabled  | (SNZT5 instruction is valid)        |                  |
| V21 |                                          | 1  | Interrupt enabled ( | SNZT5 instruction is invalid)       |                  |
|     | Timor 2 interrupt enable bit             | 0  | Interrupt disabled  | (SNZT3 instruction is valid)        |                  |
| V20 | Timer 3 interrupt enable bit             | 1  | Interrupt enabled ( | SNZT3 instruction is invalid)       |                  |

|     | Interrupt control register I1                                                 |                     | reset : 00002                                                      | at power down : state retained | R/W<br>TAI1/TI1A |  |
|-----|-------------------------------------------------------------------------------|---------------------|--------------------------------------------------------------------|--------------------------------|------------------|--|
| 113 | INT0 pin input control bit (Note 2)                                           | 0                   | INT0 pin input disa                                                | INT0 pin input disabled        |                  |  |
| 113 | IN TO PIN INPUT CONTROL DIT (NOTE 2)                                          | 1                   | INT0 pin input ena                                                 | INT0 pin input enabled         |                  |  |
|     |                                                                               | 0                   | Falling waveform/"L" level ("L" level is recognized with the SNZIO |                                |                  |  |
| 12  | Interrupt valid waveform for INT0 pin/<br>return level selection bit (Note 2) | 0                   | instruction)                                                       |                                |                  |  |
| 112 |                                                                               | 1                   | Rising waveform/"H" level ("H" level is recognized with the SNZIO  |                                |                  |  |
|     |                                                                               |                     | instruction)                                                       |                                |                  |  |
| 11  | INT0 pin edge detection circuit control bit                                   | 0                   | One-sided edge de                                                  | etected                        |                  |  |
|     |                                                                               | 1                   | Both edges detected                                                |                                |                  |  |
| 110 | INT0 pin Timer 1 count start synchronous                                      | 0                   | Timer 1 count start synchronous circuit not selected               |                                |                  |  |
| 110 | circuit selection bit                                                         | 1 Timer 1 count sta |                                                                    | synchronous circuit selected   |                  |  |

|     | Interrupt control register 12                                                 |   | reset : 00002                                                                   | at power down : state retained         | R/W<br>TAI2/TI2A |  |
|-----|-------------------------------------------------------------------------------|---|---------------------------------------------------------------------------------|----------------------------------------|------------------|--|
| 123 | INT1 pin input control bit (Note 2)                                           | 0 | INT1 pin input disabled                                                         |                                        |                  |  |
| 123 |                                                                               | 1 | INT1 pin input ena                                                              | INT1 pin input enabled                 |                  |  |
| 122 | Interrupt valid waveform for INT1 pin/<br>return level selection bit (Note 2) | 0 | Falling waveform/"L" level ("L" level is recognized with the SNZI1 instruction) |                                        |                  |  |
| 122 |                                                                               | 1 | Rising waveform/"<br>instruction)                                               | H" level ("H" level is recognized with | the SNZI1        |  |
| 124 | INT1 pin edge detection circuit control bit                                   | 0 | One-sided edge de                                                               | etected                                |                  |  |
| I21 |                                                                               | 1 | Both edges detect                                                               | ed                                     |                  |  |
| 120 | INT1 pin Timer 3 count start synchronous                                      | 0 | Timer 3 count star                                                              | t synchronous circuit not selected     |                  |  |
| 120 | circuit selection bit                                                         | 1 | Timer 3 count start synchronous circuit selected                                |                                        |                  |  |

| Interrupt control register 13 |                                                    | at reset : 02 |                      | at power down : state retained     | R/W<br>TAI3/TI3A |
|-------------------------------|----------------------------------------------------|---------------|----------------------|------------------------------------|------------------|
| 130                           | Timer 4, serial I/O interrupt source selection bit | 0             | Timer 4 interrupt va | alid, serial I/O interrupt invalid |                  |
| 130                           |                                                    | 1             | Serial I/O interrupt | valid, timer 4 interrupt invalid   |                  |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: When the contents of I12, I13 I22 and I23 are changed, the external interrupt request flag (EXF0, EXF1) may be set to "1".



|        | Clock control register MR                  |     | at  | reset : 11002               | at power down : state retained | R/W<br>TAMR/<br>TMRA |  |  |
|--------|--------------------------------------------|-----|-----|-----------------------------|--------------------------------|----------------------|--|--|
|        |                                            | MR3 | MR2 | Operation mode              |                                |                      |  |  |
| MR3    | MR3                                        | 0   | 0   | Through mode (free          | quency not divided)            |                      |  |  |
|        | Operation mode selection bits              | 0   | 1   | Frequency divided I         | Frequency divided by 2 mode    |                      |  |  |
| MR2    |                                            | 1   | 0   | Frequency divided by 4 mode |                                |                      |  |  |
| 1111.2 |                                            | 1   | 1   | Frequency divided by 8 mode |                                |                      |  |  |
| MR1    | Main clock oscillation circuit control bit | C   | )   | Main clock oscillation      | on enabled                     |                      |  |  |
|        | Main clock oscillation circuit control bit | 1   |     | Main clock oscillation      | ation stop                     |                      |  |  |
| MR0    | System clock selection bit                 | 0   |     | Main clock (f(XIN) o        | r f(RING))                     |                      |  |  |
|        |                                            | 1   |     | Sub-clock (f(XCIN))         |                                |                      |  |  |

|     | Timer control register PA |   | at reset : 02            | at power down : 02 | W<br>TPAA |
|-----|---------------------------|---|--------------------------|--------------------|-----------|
| PAo | Prescaler control bit     | 0 | Stop (state initialized) |                    |           |
| FA0 |                           |   | Operating                |                    |           |

|      | Timer control register W1                                  |     | at reset : 00002 |                                  | at power down : state retained | R/W<br>TAW1/TW1A |  |
|------|------------------------------------------------------------|-----|------------------|----------------------------------|--------------------------------|------------------|--|
| W/13 | W13 Timer 1 count auto-stop circuit selection bit (Note 2) |     | D                | Timer 1 count auto               | -stop circuit not selected     |                  |  |
| 110  |                                                            |     | 1                | Timer 1 count auto               | -stop circuit selected         |                  |  |
| W12  |                                                            |     | C                | Stop (state retaine              | d)                             |                  |  |
| VVIZ | Timer 1 control bit                                        | 1   |                  | Operating                        |                                |                  |  |
|      |                                                            | W11 | W10              |                                  | Count source                   |                  |  |
| W11  |                                                            | 0   | 0                | Instruction clock (II            | NSTCK)                         |                  |  |
|      | Timer 1 count source selection bits                        | 0   | 1                | Prescaler output (ORCLK)         |                                |                  |  |
| W10  |                                                            | 1   | 0                | Timer 5 underflow signal (T5UDF) |                                |                  |  |
|      |                                                            | 1   | 1                | CNTR0 input                      |                                |                  |  |

|      | Timer control register W2           |     | at          | reset : 00002 at power down : state retained | R/W<br>TAW2/TW2A |  |
|------|-------------------------------------|-----|-------------|----------------------------------------------|------------------|--|
| W23  | W23 CNTR0 output control bit        |     | )           | Timer 1 underflow signal divided by 2 output |                  |  |
| VV25 |                                     |     | 1           | Timer 2 underflow signal divided by 2 output |                  |  |
| W22  | W22 Timer 2 control bit             |     | )           | Stop (state retained)                        |                  |  |
| VVZZ |                                     |     | 1 Operating |                                              |                  |  |
|      |                                     | W21 | W20         | Count source                                 |                  |  |
| W21  |                                     | 0   | 0           | System clock (STCK)                          |                  |  |
|      | Timer 2 count source selection bits | 0   | 1           | Prescaler output (ORCLK)                     |                  |  |
| W20  |                                     | 1   | 0           | Timer 1 underflow signal (T1UDF)             |                  |  |
|      |                                     | 1   | 1           | PWM signal (PWMOUT)                          |                  |  |

|      | Timer control register W3                                     |     | at  | reset : 00002                    | at power down : state retained               | R/W<br>TAW3/TW3A |
|------|---------------------------------------------------------------|-----|-----|----------------------------------|----------------------------------------------|------------------|
| W/33 | W33 Timer 3 count auto-stop circuit selection<br>bit (Note 3) |     | D C | Timer 3 count auto               | Timer 3 count auto-stop circuit not selected |                  |
| 1105 |                                                               |     | 1   | Timer 3 count auto               | -stop circuit selected                       |                  |
| W/32 | W32 Timer 3 control bit                                       | 0   |     | Stop (state retaine              | d)                                           |                  |
| 1102 |                                                               | 1   |     | Operating                        |                                              |                  |
|      |                                                               | W31 | W30 | Count source                     |                                              |                  |
| W31  | Times 2 sound sounds calestics hits                           | 0   | 0   | PWM signal (PWN                  | IOUT)                                        |                  |
|      | Timer 3 count source selection bits (Note 4)                  | 0   | 1   | Prescaler output (ORCLK)         |                                              |                  |
| W30  |                                                               | 1   | 0   | Timer 2 underflow signal (T2UDF) |                                              |                  |
|      |                                                               |     | 1   | CNTR1 input                      |                                              |                  |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

R represents read enabled, and w represents while enabled.
 This function is valid only when the timer 1 count start synchronous circuit is selected (I10="1").
 This function is valid only when the timer 3 count start synchronous circuit is selected (I20="1").
 Port C output is invalid when CNTR1 input is selected for the timer 3 count source.



|                   | Timer control register W4                   |   | reset : 00002                                      | at power down : 00002 | R/W<br>TAW4/TW4A |  |
|-------------------|---------------------------------------------|---|----------------------------------------------------|-----------------------|------------------|--|
| W43               | CNTR1 output control bit                    | 0 | CNTR1 output inva                                  | alid                  |                  |  |
| VV <del>4</del> 5 | CNTRT output control bit                    | 1 | CNTR1 output vali                                  | d                     |                  |  |
| W42               | W42 PWM signal                              | 0 | PWM signal "H" interval expansion function invalid |                       |                  |  |
| VV42              | "H" interval expansion function control bit | 1 | PWM signal "H" interval expansion function valid   |                       |                  |  |
| W41               | Timer 4 control bit                         | 0 | Stop (state retaine                                | d)                    |                  |  |
| VV41              |                                             | 1 | Operating                                          |                       |                  |  |
| W40               | Timer 4 count source selection bit          | 0 | XIN input                                          |                       |                  |  |
| VV40              |                                             | 1 | Prescaler output (C                                |                       |                  |  |

|      | Timer control register W5          |     | at reset : 00002 |                                                      | at power down : state retained      | R/W<br>TAW5/TW5A |
|------|------------------------------------|-----|------------------|------------------------------------------------------|-------------------------------------|------------------|
| W53  | Not used                           | 0   |                  | This bit has no function, but read/write is enabled. |                                     |                  |
| W52  | Timer 5 control bit                | 0   |                  | 0 Stop (state initialized)                           |                                     |                  |
| VV52 |                                    |     |                  | Operating                                            |                                     |                  |
|      |                                    | W51 | W50              |                                                      | Count value                         |                  |
| W51  |                                    | 0   | 0                | Underflow occurs e                                   | every 8192 counts                   |                  |
|      | Timer 5 count value selection bits | 0   | 1                | Underflow occurs e                                   | Underflow occurs every 16384 counts |                  |
| W50  |                                    | 1   | 0                | Underflow occurs e                                   | every 32768 counts                  |                  |
|      |                                    | 1   | 1                | Underflow occurs e                                   | every 65536 counts                  |                  |

|      | Timer control register W6               |   | reset : 00002                                  | at power down : state retained | R/W<br>TAW6/TW6A |  |
|------|-----------------------------------------|---|------------------------------------------------|--------------------------------|------------------|--|
| W63  | W63 Timer LC control bit                |   | Stop (state retained                           | d)                             |                  |  |
| 1103 |                                         | 1 | 1 Operating                                    |                                |                  |  |
| Web  | W62 Timer LC count source selection bit | 0 | Bit 4 (T54) of timer 5                         |                                |                  |  |
| VV02 |                                         | 1 | Prescaler output (ORCLK)                       |                                |                  |  |
| W61  | CNTR1 output auto-control circuit       | 0 | CNTR1 output auto-control circuit not selected |                                |                  |  |
| WOT  | selection bit                           | 1 | CNTR1 output auto-control circuit selected     |                                |                  |  |
| W60  | D7/CNTR0 pin function selection bit     | 0 | D7(I/O)/CNTR0 inp                              | put                            |                  |  |
|      | (Note 2)                                | 1 | CNTR0 input/outpu                              | ut/D7 (input)                  |                  |  |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: CNTR0 input is valid only when CNTR0 input is selected for the timer 1 count source.



|     | Serial I/O control register J1              |     | at reset : 00002 |                                                 | at power down : state retained | R/W<br>TAJ1/TJ1A |  |
|-----|---------------------------------------------|-----|------------------|-------------------------------------------------|--------------------------------|------------------|--|
|     |                                             |     | J12              |                                                 | Synchronous clock              |                  |  |
| J13 |                                             | 0   | 0                | Instruction clock (II                           | NSTCK) divided by 8            |                  |  |
|     | Serial I/O synchronous clock selection bits | 0   | 1                | Instruction clock (II                           | NSTCK) divided by 4            |                  |  |
| J12 |                                             | 1   | 0                | Instruction clock (INSTCK) divided by 2         |                                |                  |  |
|     |                                             | 1   | 1                | External clock (Sck input)                      |                                |                  |  |
|     |                                             | J11 | <b>J1</b> 0      |                                                 | Port function                  |                  |  |
| J11 |                                             | 0   | 0                | D6, D5, D4 selected                             | I/Sck, Sout, SIN not selected  |                  |  |
|     | Serial I/O port function selection bits     | 0   | 1                | SCK, SOUT, D4 sele                              | cted/D6, D5, SIN not selected  |                  |  |
| J10 | J10                                         | 1   | 0                | SCK, D5, SIN selected/D6, SOUT, D4 not selected |                                |                  |  |
|     |                                             | 1   | 1                | SCK, SOUT, SIN sel                              | ected/D6, D5, D4 not selected  |                  |  |

|      | A/D control register Q1              |     | at reset : 00002 |       |         | at power down : state retained | R/W<br>TAQ1/TQ1A |
|------|--------------------------------------|-----|------------------|-------|---------|--------------------------------|------------------|
| Q13  | Q13 A/D operation mode selection bit |     | ) con            | versi | on mode |                                |                  |
| Gero |                                      | Cor | mpar             | ator  | mode    |                                |                  |
|      |                                      |     | Q11              | Q10   |         | Analog input pins              |                  |
| Q12  |                                      | 0   | 0                | 0     | Aino    |                                |                  |
|      |                                      | 0   | 0                | 1     | Ain1    |                                |                  |
|      | Analog input pin selection bits      | 0   | 1                | 0     | Ain2    |                                |                  |
| Q11  | Analog input pin selection bits      | 0   | 1                | 1     | Аімз    |                                |                  |
|      |                                      | 1   | 0                | 0     | Ain4    |                                |                  |
|      |                                      | 1   | 0                | 1     | Ain5    |                                |                  |
| Q10  |                                      | 1   | 1                | 0     | Ain6    |                                |                  |
|      |                                      | 1   | 1                | 1     | Ain7    |                                |                  |

| A/D control register Q2 |                                         | at reset : 00002 |      | at power down : state retained | R/W<br>TAQ2/TQ2A |
|-------------------------|-----------------------------------------|------------------|------|--------------------------------|------------------|
| 022                     | Q23 P23/AIN3 pin function selection bit | 0                | P23  |                                |                  |
| Q23                     |                                         | 1                | Ains |                                |                  |
| 022                     | Q22 P22/AIN2 pin function selection bit | 0                | P22  |                                |                  |
| Q22                     |                                         | 1                | Ain2 |                                |                  |
| Q21                     | P21/AIN1 pin function selection bit     | 0                | P21  |                                |                  |
| QZI                     | P21/AiN1 pin function selection bit     | 1                | AIN1 |                                |                  |
| Q20                     | R20/Alba pin function coloction bit     | 0                | P20  |                                |                  |
| Q20                     | P20/AIN0 pin function selection bit     | 1                | AINO |                                |                  |

|      | A/D control register Q3             |   | reset : 00002 | at power down : state retained | R/W<br>TAQ3/TQ3A |
|------|-------------------------------------|---|---------------|--------------------------------|------------------|
| Q33  | P33/AIN7 pin function selection bit | 0 | P33           | ·                              |                  |
| 0,00 | P33/Ain7 pin function selection bit | 1 | Ain7          |                                |                  |
| Q32  | P32/AIN6 pin function selection bit | 0 | P32           |                                |                  |
| Q32  | P32/Ain6 pin function selection bit | 1 | AIN6          |                                |                  |
| Q31  | P31/AIN5 pin function selection bit | 0 | P31           |                                |                  |
| 0,51 | P31/AIN5 pin function selection bit | 1 | AIN5          |                                |                  |
| Q30  | P30/AIN4 pin function selection bit | 0 | P30           |                                |                  |
| Q30  |                                     | 1 | AIN4          |                                |                  |

Note: "R" represents read enabled, and "W" represents write enabled.



|      | LCD control register L1                  |     | at  | reset : 00002  | at power dow | n : state retained | R/W<br>TAL1/TL1A |
|------|------------------------------------------|-----|-----|----------------|--------------|--------------------|------------------|
| 1.10 | Internal dividing resistor for LCD power | 0   | )   | 2r X 3, 2r X 2 |              |                    |                  |
| L13  | supply selection bit (Note 2)            | 1   | 1   | r X 3, r X 2   |              |                    |                  |
| L12  | 4                                        |     | )   | Off            |              |                    |                  |
| LIZ  | LCD control bit                          | 1   | I   | On             |              |                    |                  |
|      |                                          | L11 | L10 | Duty           |              | Bias               |                  |
| L11  |                                          | 0   | 0   |                | Not ava      | ailable            |                  |
|      | LCD duty and bias selection bits         | 0   | 1   | 1/2            |              | 1/2                |                  |
| L10  |                                          | 1   | 0   | 1/3            |              | 1/3                |                  |
|      |                                          | 1   | 1   | 1/4            |              | 1/3                |                  |

|      | LCD control register L2                        |   | reset : 11112                    | at power down : state retained | W<br>TL2A |
|------|------------------------------------------------|---|----------------------------------|--------------------------------|-----------|
| 1.22 | L23 VLC3/SEG0 pin function switch bit (Note 3) |   | SEG0                             |                                |           |
| LZS  |                                                |   | VLC3                             |                                |           |
| 1.20 | L22 VLC2/SEG1 pin function switch bit (Note 4) |   | SEG1                             |                                |           |
| LZZ  |                                                |   | VLC2                             |                                |           |
| 1.24 | V/Loc/SECo pip function quitab bit (Note 4)    | 0 | SEG2                             |                                |           |
| LZ1  | L21 VLC1/SEG2 pin function switch bit (Note 4) |   | VLC1                             |                                |           |
| 1.20 | Internal dividing resistor for LCD power       | 0 | Internal dividing resistor valid |                                |           |
| L20  | supply control bit                             | 1 | Internal dividing res            | sistor invalid                 |           |

| Pull-up control register PU0 |                             | at                       | reset : 00002           | at power down : state retained | R/W<br>TAPU0/<br>TPU0A |
|------------------------------|-----------------------------|--------------------------|-------------------------|--------------------------------|------------------------|
| DUIDe                        | Port P03 pull-up transistor | 0                        | Pull-up transistor O    | FF                             |                        |
| PU03                         | control bit                 | 1                        | Pull-up transistor O    | N                              |                        |
| DUIG                         | Port P02 pull-up transistor | 0 Pull-up transistor OFF |                         |                                |                        |
| PU02                         | control bit                 | 1                        | Pull-up transistor O    | N                              |                        |
| DU IO.                       | Port P01 pull-up transistor | 0                        | Pull-up transistor O    | FF                             |                        |
| PU01                         | control bit                 | 1                        | 1 Pull-up transistor ON |                                |                        |
| DUIDa                        | Port P00 pull-up transistor | 0 Pull-up transistor OFF |                         |                                |                        |
| PU00                         | control bit                 | 1                        | Pull-up transistor O    | N                              |                        |

| Pull-up control register PU1 |                             | at                       | reset : 00002           | at power down : state retained | R/W<br>TAPU1/<br>TPU1A |
|------------------------------|-----------------------------|--------------------------|-------------------------|--------------------------------|------------------------|
|                              | Port P13 pull-up transistor | 0                        | Pull-up transistor O    | FF                             |                        |
| PU13                         | control bit                 | 1 Pull-up transistor ON  |                         | N                              |                        |
| DUIA                         | Port P12 pull-up transistor | 0 Pull-up transistor OFF |                         |                                |                        |
| PU12                         | control bit                 | 1 Pull-up transistor ON  |                         | N                              |                        |
| DUI4.                        | Port P11 pull-up transistor | 0                        | Pull-up transistor OFF  |                                |                        |
| PU11                         | control bit                 | 1                        | 1 Pull-up transistor ON |                                |                        |
| DU14.                        | Port P10 pull-up transistor | 0 Pull-up transistor OFF |                         |                                |                        |
| PU10                         | control bit                 | 1                        | Pull-up transistor O    | N                              |                        |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: "r (resistor) multiplied by 3" is used at 1/3 bias, and "r multiplied by 2" is used at 1/2 bias.

3: VLC3 is connected to VDD internally when SEG0 pin is selected.4: Use internal dividing resistor when SEG1 and SEG2 pins are selected.



# HARDWARE

# CONTROL REGISTERS

| Por  | Port output structure control register FR0 |                               | reset : 00002      | at power down : state retained | W<br>TFR0A |  |
|------|--------------------------------------------|-------------------------------|--------------------|--------------------------------|------------|--|
| FR03 | Ports P12, P13 output structure selection  | 0                             | N-channel open-dra | rain output                    |            |  |
| FR03 | bit                                        | 1                             | CMOS output        |                                |            |  |
| FR02 | Ports P10, P11 output structure selection  | 0 N-channel open-drain output |                    |                                |            |  |
| FR02 | bit                                        | 1                             | CMOS output        |                                |            |  |
| FR01 | Ports P02, P03 output structure selection  | 0                             | N-channel open-dra | ain output                     |            |  |
| FR01 | bit                                        | 1                             | CMOS output        |                                |            |  |
| FR00 | Ports P00, P01 output structure selection  | 0                             | N-channel open-dra | ain output                     |            |  |
| FR00 | bit                                        | 1                             | CMOS output        |                                |            |  |

| Por  | Port output structure control register FR1     |   | reset : 00002               | at power down : state retained | W<br>TFR1A |  |
|------|------------------------------------------------|---|-----------------------------|--------------------------------|------------|--|
| FR13 | Part Do output atructure colection, bit        | 0 | N-channel open-dra          | ain output                     |            |  |
| FK13 | FR13 Port D3 output structure selection bit    |   | CMOS output                 | CMOS output                    |            |  |
| ED4a | ED4. Dest De esterat eteration a la client bit | 0 | N-channel open-drain output |                                |            |  |
| FR12 | Port D2 output structure selection bit         | 1 | CMOS output                 |                                |            |  |
| ED4. | Ded De se tradición de la classificación de    | 0 | N-channel open-drain output |                                |            |  |
| FR11 | Port D1 output structure selection bit         | 1 | CMOS output                 |                                |            |  |
| ED4a | Dant Da autout atmost una a ala atian, kit     | 0 | N-channel open-drain output |                                |            |  |
| FR10 | FR10 Port D0 output structure selection bit    |   | CMOS output                 |                                |            |  |

| Por   | Port output structure control register FR2        |   | reset : 00002               | at power down : state retained | W<br>TFR2A |
|-------|---------------------------------------------------|---|-----------------------------|--------------------------------|------------|
| FR23  | Part D7/CNITPO output atructure colection hit     | 0 | N-channel open-dra          | ain output                     |            |
| FRZ3  | FR23 Port D7/CNTR0 output structure selection bit |   | CMOS output                 |                                |            |
| FR22  |                                                   | 0 | N-channel open-drain output |                                |            |
| FR22  | Port D6/SCK output structure selection bit        | 1 | CMOS output                 |                                |            |
| 500/  |                                                   | 0 | N-channel open-drain output |                                |            |
| FR21  | Port D5/SOUT output structure selection bit       | 1 | CMOS output                 |                                |            |
| ED 0a |                                                   | 0 | N-channel open-drain output |                                |            |
| FR20  | FR20 Port D4/SIN output structure selection bit   |   | CMOS output                 |                                |            |

| Por   | Port output structure control register FR3       |   | reset : 00002               | at power down : state retained | W<br>TFR3A |  |
|-------|--------------------------------------------------|---|-----------------------------|--------------------------------|------------|--|
| ED 26 | Part D4a autout atructure colection bit          | 0 | N-channel open-dra          | ain output                     |            |  |
| FK33  | FR33 Port P43 output structure selection bit     |   | CMOS output                 | CMOS output                    |            |  |
| ED 2a | ED0-                                             | 0 | N-channel open-drain output |                                |            |  |
| FR32  | Port P42 output structure selection bit          | 1 | CMOS output                 |                                |            |  |
| 500   | Ded D4 and a local structure as local in a local | 0 | N-channel open-drain output |                                |            |  |
| FR31  | FR31 Port P41 output structure selection bit     |   | CMOS output                 |                                |            |  |
| ED 2a | Dant D4a autout atmost una pala atian, hit       | 0 | N-channel open-drain output |                                |            |  |
| FR30  | FR30 Port P40 output structure selection bit     |   | CMOS output                 |                                |            |  |

Note: "R" represents read enabled, and "W" represents write enabled.



## HARDWARE

# CONTROL REGISTERS

|       | Key-on wakeup control register K0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | at | : reset : 00002          | at power down : state retained        | R/W<br>TAK0/<br>TK0A |  |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--------------------------|---------------------------------------|----------------------|--|
| K03   | Port P03 key-on wakeup control bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0  | Key-on wakeup not        | used                                  |                      |  |
| KU3   | For Fos key-on wakeup control bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1  | Key-on wakeup use        | ed                                    |                      |  |
| 1/0-  | K02 Port P02 key-on wakeup control bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |    | Key-on wakeup not        | used                                  |                      |  |
| K02   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |    | Key-on wakeup used       |                                       |                      |  |
| KO.   | Concerned and the second |    | 0 Key-on wakeup not used |                                       |                      |  |
| K01   | Port P01 key-on wakeup control bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1  | Key-on wakeup used       |                                       |                      |  |
| 1/0-  | Dart Dûs key an wekeyn aantrel hit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0  | Key-on wakeup not used   |                                       |                      |  |
| K00   | Port P00 key-on wakeup control bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1  | Key-on wakeup use        | ed                                    |                      |  |
|       | Key-on wakeup control register K1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | at | reset : 00002            | at power down : state retained        | R/W<br>TAK1/<br>TK1A |  |
| 1/1 0 | Dest D4- have a second second bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0  | Key-on wakeup not        | · · · · · · · · · · · · · · · · · · · |                      |  |
| K13   | Port P13 key-on wakeup control bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4  |                          |                                       |                      |  |

|   | K13                                    | Dort D1a kay on wakaya control hit     | 0                      | Key-on wakeup not used |
|---|----------------------------------------|----------------------------------------|------------------------|------------------------|
|   | K13                                    | Port P13 key-on wakeup control bit     | 1                      | Key-on wakeup used     |
|   | K12 Port P12 key-on wakeup control bit | 0                                      | Key-on wakeup not used |                        |
|   |                                        | 1                                      | Key-on wakeup used     |                        |
|   | 1/14                                   | Dent D4 / here an unabaum acentral hit | 0                      | Key-on wakeup not used |
|   | K11                                    | Port P11 key-on wakeup control bit     | 1                      | Key-on wakeup used     |
|   | 1/1 0                                  | Port P10 key-on wakeup control bit     | 0                      | Key-on wakeup not used |
|   | K10 Po                                 |                                        | 1                      | Key-on wakeup used     |
| - |                                        |                                        |                        |                        |

|             | Key-on wakeup control register K2           |   | reset : 00002         | at power down : state retained | R/W<br>TAK2/<br>TK2A |  |
|-------------|---------------------------------------------|---|-----------------------|--------------------------------|----------------------|--|
| K20         | INIT1 pip roturn condition coloction bit    | 0 | Returned by level     |                                |                      |  |
| N23         | K23 INT1 pin return condition selection bit |   | Returned by edge      | Returned by edge               |                      |  |
| K22         |                                             |   | Key-on wakeup invalid |                                |                      |  |
| r\Z2        | INT1 pin key-on wakeup control bit          | 1 | Key-on wakeup valid   |                                |                      |  |
| Kar         | NTO his return condition coloction bit      | 0 | Returned by level     |                                |                      |  |
| <b>K</b> 21 | K21 INT0 pin return condition selection bit |   | Returned by edge      |                                |                      |  |
| K20         |                                             | 0 | Key-on wakeup invalid |                                |                      |  |
| K20         | K20 INT0 pin key-on wakeup control bit      |   | Key-on wakeup valid   |                                |                      |  |

Note: "R" represents read enabled, and "W" represents write enabled.



The 4524 Group has the 136 instructions. Each instruction is described as follows;

(1) Index list of instruction function

(2) Machine instructions (index by alphabet)

(3) Machine instructions (index by function)

(4) Instruction code table

### SYMBOL

The symbols shown below are used in the following list of instruction function and the machine instructions.

| Symbol | Contents                                         | Symbol            | Contents                                           |
|--------|--------------------------------------------------|-------------------|----------------------------------------------------|
| A      | Register A (4 bits)                              | PS                | Prescaler                                          |
| В      | Register B (4 bits)                              | T1                | Timer 1                                            |
| DR     | Register DR (3 bits)                             | T2                | Timer 2                                            |
| E      | Register E (8 bits)                              | ТЗ                | Timer 3                                            |
| V1     | Interrupt control register V1 (4 bits)           | Т4                | Timer 4                                            |
| V2     | Interrupt control register V2 (4 bits)           | Т5                | Timer 5                                            |
| 11     | Interrupt control register I1 (4 bits)           | TLC               | Timer LC                                           |
| 12     | Interrupt control register I2 (4 bits)           | T1F               | Timer 1 interrupt request flag                     |
| 13     | Interrupt control register I3 (1 bit)            | T2F               | Timer 2 interrupt request flag                     |
| MR     | Clock control register MR (4 bits)               | T3F               | Timer 3 interrupt request flag                     |
| PA     | Timer control register PA (1 bit)                | T4F               | Timer 4 interrupt request flag                     |
| W1     | Timer control register W1 (4 bits)               | T5F               | Timer 5 interrupt request flag                     |
| W2     | Timer control register W2 (4 bits)               | WDF1              | Watchdog timer flag                                |
| W3     | Timer control register W2 (4 bits)               | WEF               | Watchdog timer enable flag                         |
| W4     | Timer control register W4 (4 bits)               | INTE              | Interrupt enable flag                              |
| N5     | Timer control register W5 (4 bits)               | EXFO              | External 0 interrupt request flag                  |
| N6     | Timer control register W6 (4 bits)               | EXF1              | External 1 interrupt request flag                  |
| J1     | - · · ,                                          | P                 |                                                    |
| Q1     | Serial I/O control register J1 (4 bits)          | ADF               | Power down flag<br>A/D conversion completion flag  |
|        | A/D control register Q1 (4 bits)                 | SIOF              |                                                    |
| Q2     | A/D control register Q2 (4 bits)                 | SIOF              | Serial I/O transmit/receive completion flag        |
| 23     | A/D control register Q3 (4 bits)                 |                   |                                                    |
| _1     | LCD control register L1 (4 bits)                 | D                 | Port D (10 bits)                                   |
| _2     | LCD control register L2 (4 bits)                 | P0                | Port P0 (4 bits)                                   |
| PU0    | Pull-up control register PU0 (4 bits)            | P1                | Port P1 (4 bits)                                   |
| PU1    | Pull-up control register PU1 (4 bits)            | P2                | Port P2 (4 bits)                                   |
| FR0    | Port output format control register FR0 (4 bits) | P3                | Port P3 (4 bits)                                   |
| FR1    | Port output format control register FR1 (4 bits) | P4                | Port P4 (4 bits)                                   |
| FR2    | Port output format control register FR2 (4 bits) | С                 | Port C (1 bit)                                     |
| FR3    | Port output format control register FR3 (4 bits) |                   |                                                    |
| K0     | Key-on wakeup control register K0 (4 bits)       | х                 | Hexadecimal variable                               |
| K1     | Key-on wakeup control register K1 (4 bits)       | У                 | Hexadecimal variable                               |
| K2     | Key-on wakeup control register K2 (4 bits)       | z                 | Hexadecimal variable                               |
| X      | Register X (4 bits)                              | р                 | Hexadecimal variable                               |
| Y      | Register Y (4 bits)                              | n                 | Hexadecimal constant                               |
| 2      | Register Z (2 bits)                              | i                 | Hexadecimal constant                               |
| DP     | Data pointer (10 bits)                           | j                 | Hexadecimal constant                               |
|        | (It consists of registers X, Y, and Z)           | A3A2A1A0          | Binary notation of hexadecimal variable A          |
| PC     | Program counter (14 bits)                        |                   | (same for others)                                  |
| РСн    | High-order 7 bits of program counter             |                   |                                                    |
| PCL    | Low-order 7 bits of program counter              | $\leftarrow$      | Direction of data movement                         |
| SK     | Stack register (14 bits X 8)                     | $\leftrightarrow$ | Data exchange between a register and memory        |
| SP     | Stack pointer (3 bits)                           | ?                 | Decision of state shown before "?"                 |
| CY     | Carry flag                                       | ( )               | Contents of registers and memories                 |
| RPS    | Prescaler reload register (8 bits)               | <u> </u>          | Negate, Flag unchanged after executing instruction |
| R1     | Timer 1 reload register (8 bits)                 | M(DP)             | RAM address pointed by the data pointer            |
| R2     | Timer 2 reload register (8 bits)                 | a                 | Label indicating address a6 a5 a4 a3 a2 a1 a0      |
| R3     | Timer 3 reload register (8 bits)                 | p, a              | Label indicating address a6 a5 a4 a3 a2 a1 a0      |
| R4L    | Timer 4 reload register (8 bits)                 | [ <sup>r</sup> ,  | in page p5 p4 p3 p2 p1 p0                          |
| R4H    | Timer 4 reload register (8 bits)                 | lc                | Hex. C + Hex. number x                             |
| RLC    | Timer LC reload register (4 bits)                | C<br>+            |                                                    |

Note : Some instructions of the 4524 Group has the skip function to unexecute the next described instruction. The 4524 Group just invalidates the next instruction when a skip is performed. The contents of program counter is not increased by 2. Accordingly, the number of cycles does not change even if skip is not performed. However, the cycle count becomes "1" if the TABP p, RT, or RTS instruction is skipped.



| Group-<br>ing                 | Mnemonic      | Function                                                         | Page     | Group-<br>ing            | Mnemonic | Function                                                             | Page     |
|-------------------------------|---------------|------------------------------------------------------------------|----------|--------------------------|----------|----------------------------------------------------------------------|----------|
|                               | ТАВ           | $(A) \leftarrow (B)$                                             | 111, 132 | <u> </u>                 | XAMI j   | $(A) \leftarrow \rightarrow (M(DP))$                                 | 131, 132 |
|                               |               |                                                                  |          | sfer                     |          | $(X) \gets (X)EXOR(j)$                                               |          |
|                               | ТВА           | $(B) \leftarrow (A)$                                             | 121, 132 | tran                     |          | j = 0 to 15                                                          |          |
|                               | TAY           | $(A) \leftarrow (Y)$                                             | 120, 132 | ster                     |          | $(Y) \leftarrow (Y) + 1$                                             |          |
|                               |               |                                                                  | ,        | regi                     | TMA j    | $(M(DP)) \leftarrow (A)$                                             | 125, 132 |
|                               | ΤΥΑ           | $(Y) \leftarrow (A)$                                             | 130, 132 | RAM to register transfer |          | $(X) \leftarrow (X) EXOR(j)$                                         |          |
|                               |               |                                                                  | 404 400  | RAN                      |          | j = 0 to 15                                                          |          |
| <u> </u>                      | TEAB          | (E7–E4) ← (B)<br>(E3–E0) ← (A)                                   | 121, 132 |                          |          |                                                                      | 00.404   |
| Register to register transfer |               | $(L3-L0) \leftarrow (R)$                                         |          |                          | LA n     | (A) ← n<br>n = 0 to 15                                               | 98, 134  |
| r tra                         | TABE          | (B) ← (E7–E4)                                                    | 112, 132 |                          |          |                                                                      |          |
| Jiste                         |               | (A) ← (E3–E0)                                                    |          |                          | TABP p   | $(SP) \gets (SP) + 1$                                                | 113, 134 |
| o reç                         |               |                                                                  | 404 400  |                          |          | $(SK(SP)) \gets (PC)$                                                |          |
| er to                         | TDA           | $(DR_2-DR_0) \leftarrow (A_2-A_0)$                               | 121, 132 |                          |          | $(PCH) \leftarrow p$                                                 |          |
| gist                          | TAD           | (A2–A0) ← (DR2–DR0)                                              | 113, 132 |                          |          | $(PCL) \leftarrow (DR2-DR0, A3-A0)$<br>(B) $\leftarrow (ROM(PC))7-4$ |          |
| Re                            |               | $(A_3) \leftarrow 0$                                             |          |                          |          | $(A) \leftarrow (ROM(PC))_{3=0}$                                     |          |
|                               |               |                                                                  |          |                          |          | $(PC) \leftarrow (SK(SP))$                                           |          |
|                               | TAZ           | $(A1, A0) \leftarrow (Z1, Z0)$                                   | 121, 132 |                          |          | $(SP) \gets (SP) - 1$                                                |          |
|                               |               | (A3, A2) ← 0                                                     |          |                          |          |                                                                      |          |
|                               | ТАХ           | $(A) \leftarrow (X)$                                             | 120, 132 |                          | AM       | $(A) \leftarrow (A) + (M(DP))$                                       | 92, 134  |
|                               |               |                                                                  |          |                          | AMC      | $(A) \leftarrow (A) + (M(DP)) + (CY)$                                | 92, 134  |
|                               | TASP          | $(A2-A0) \leftarrow (SP2-SP0)$                                   | 118, 132 |                          |          | $(CY) \leftarrow Carry$                                              |          |
|                               |               | (A3) ← 0                                                         |          | ç                        |          |                                                                      |          |
|                               | LXY x, y      | (X) ← x x = 0 to 15                                              | 98, 132  | Arithmetic operation     | A n      | $(A) \leftarrow (A) + n$                                             | 92, 134  |
|                               |               | $(X) \leftarrow X X = 0$ to 15<br>$(Y) \leftarrow y y = 0$ to 15 | ,        | ope                      |          | n = 0 to 15                                                          |          |
| ses                           |               |                                                                  |          | etic                     | AND      | $(A) \leftarrow (A) AND (M(DP))$                                     | 93, 134  |
| dres                          | LZ z          | $(Z) \leftarrow z \ z = 0 \text{ to } 3$                         | 99, 132  | ithm                     |          |                                                                      |          |
| RAM addresses                 |               |                                                                  | 98, 132  | Ari                      | OR       | $(A) \leftarrow (A) \; OR \; (M(DP))$                                | 100, 134 |
| AN                            | INY           | $(Y) \leftarrow (Y) + 1$                                         | 00, 102  |                          | sc       | (CY) ← 1                                                             | 104, 134 |
| -                             | DEY           | $(Y) \leftarrow (Y) - 1$                                         | 95, 132  |                          | 30       | $(CT) \leftarrow T$                                                  | 104, 134 |
|                               |               |                                                                  | 440.500  |                          | RC       | $(CY) \leftarrow 0$                                                  | 102, 134 |
|                               | ТАМ ј         | $(A) \leftarrow (M(DP))$                                         | 116, 132 |                          |          |                                                                      |          |
|                               |               | $(X) \leftarrow (X)EXOR(j)$                                      |          |                          | SZC      | (CY) = 0 ?                                                           | 109, 134 |
| sfer                          |               | j = 0 to 15                                                      |          |                          | СМА      | $(A) \leftarrow (\overline{A})$                                      | 95, 134  |
| tran                          | ХАМ ј         | $(A) \leftarrow \to (M(DP))$                                     | 131, 132 |                          |          |                                                                      | 55, 154  |
| ster                          |               | $(X) \leftarrow (X) EXOR(j)$                                     |          |                          | RAR      | $\rightarrow$ CY $\rightarrow$ A3A2A1A0 $-$                          | 101, 134 |
| regi                          |               | j = 0 to 15                                                      |          |                          |          |                                                                      |          |
| RAM to register transfer      | XAMD j        | $(A) \leftarrow \rightarrow (M(DP))$                             | 131, 132 |                          |          |                                                                      |          |
| RAN                           |               | $(X) \leftarrow (X) \in (X) \in (X) \in (X)$                     |          |                          |          |                                                                      |          |
|                               |               | j = 0 to 15                                                      |          |                          |          |                                                                      |          |
|                               |               | $(Y) \leftarrow (Y) - 1$                                         |          |                          |          |                                                                      |          |
|                               | 0 to 63 for M |                                                                  |          |                          |          |                                                                      |          |

Note: p is 0 to 63 for M34524M8,

p is 0 to 95 for M34524MC and p is 0 to 127 for M34524ED.



# INDEX LIST OF INSTRUCTION FUNCTION (continued)

| Group-<br>ing           | Mnemonic       | Function                                                                         | Page               |        | Group-<br>ing                                                       | Mnemonic     | Function                                                                             | Page                 |
|-------------------------|----------------|----------------------------------------------------------------------------------|--------------------|--------|---------------------------------------------------------------------|--------------|--------------------------------------------------------------------------------------|----------------------|
|                         | SB j           | (Mj(DP)) ← 1                                                                     | 103, 134           |        |                                                                     | DI           | $(INTE) \leftarrow 0$                                                                | 96, 138              |
| Bit operation           | RB j           | j = 0  to  3<br>(Mj(DP)) $\leftarrow 0$<br>j = 0  to  3                          | 101, 134           |        |                                                                     | EI<br>SNZ0   | (INTE) ← 1<br>V10 = 0: (EXF0) = 1 ?                                                  | 96, 138<br>105, 138  |
|                         | SZB j          | (Mj(DP)) = 0 ?<br>j = 0 to 3                                                     | 109, 134           |        |                                                                     |              | After skipping, (EXF0) $\leftarrow$ 0<br>V10 = 1: NOP                                |                      |
| rison<br>ion            | SEAM           | (A) = (M(DP)) ?                                                                  | 105, 134           | SNZ1   | V11 = 0: (EXF1) = 1 ?<br>After skipping, (EXF1) ← 0<br>V11 = 1: NOP | 105, 138     |                                                                                      |                      |
| Comparison<br>operation | SEA n          | (A) = n ?<br>n = 0 to 15                                                         | 105, 134           | SNZ10  | l12 = 1 : (INT0) = "H" ?<br>l12 = 0 : (INT0) = "L" ?                | 106, 138     |                                                                                      |                      |
|                         | B a<br>BL p, a | (PCL) ← a6–a0<br>(PCH) ← p                                                       | 93, 136<br>93, 136 |        | uo                                                                  | SNZI1        | I22 = 1 : (INT1) = "H" ?<br>I22 = 0 : (INT1) = "L" ?                                 | 106, 138             |
| ich ope                 | BLA p          | (PCL) ← a6–a0<br>(PCH) ← p                                                       | 93, 136            |        | Interrupt operation                                                 | TAV1         | (A) ← (V1)                                                                           | 118, 138             |
| Bra                     | ΒΕΑΡ           | $(PCL) \leftarrow (DR2-DR0, A3-A0)$                                              | 33, 130            |        | Interrup                                                            | TV1A         | (V1) ← (A)                                                                           | 128, 138             |
|                         | BM a           | $(SP) \leftarrow (SP) + 1$<br>$(SK(SP)) \leftarrow (PC)$                         | 94, 136            |        |                                                                     | TAV2         | $(A) \leftarrow (V2)$                                                                | 118, 138             |
| ۲                       |                | (PCH) ← 2<br>(PCL) ← a6–a0                                                       |                    |        |                                                                     | TV2A         | $(V2) \leftarrow (A)$<br>$(A) \leftarrow (I1)$                                       | 128, 138<br>114, 138 |
| Subroutine operation    | BML p, a       | $(SP) \leftarrow (SP) + 1$<br>$(SK(SP)) \leftarrow (PC)$<br>$(PCH) \leftarrow p$ | 94, 136            |        |                                                                     | TI1A         | (I1) ← (A)                                                                           | 123, 138             |
| ubroutir                |                | (PCL) ← a6–a0                                                                    |                    |        |                                                                     | TAI2         | $(A) \leftarrow (I2)$                                                                | 114, 138             |
| Ō                       | BMLA p         | $(SP) \leftarrow (SP) + 1$<br>$(SK(SP)) \leftarrow (PC)$                         | 94, 136            |        |                                                                     | TI2A         | (I2) ← (A)                                                                           | 123, 138             |
|                         |                | $(PCH) \leftarrow p$<br>$(PCL) \leftarrow (DR2-DR0, A3-A0)$                      |                    |        |                                                                     | TAI3<br>TI3A | $(A_0) \leftarrow (I_{30}), (A_3 - A_1) \leftarrow 0$<br>$(I_{30}) \leftarrow (A_0)$ | 114, 138<br>123, 138 |
|                         | RTI            | $(PC) \leftarrow (SK(SP))$<br>$(SP) \leftarrow (SP) - 1$                         | 103, 136           |        |                                                                     | ТРАА         | (PA0) ← (A0)                                                                         | 126, 138             |
|                         | RT             | $(PC) \gets (SK(SP))$                                                            | 103, 136           |        |                                                                     | TAW1         | (A) ← (W1)                                                                           | 119, 138             |
| ation                   | RTS            | $(SP) \leftarrow (SP) - 1$                                                       | 103, 136           |        | tion                                                                | TW1A         | (W1) ← (A)                                                                           | 129, 138             |
| Return operation        | KIS            | $(PC) \leftarrow (SK(SP))$<br>$(SP) \leftarrow (SP) - 1$                         | 103, 136           |        | Timer operation                                                     | TAW2         | (A) ← (W2)                                                                           | 119, 138             |
| Retu                    |                |                                                                                  |                    |        | Time                                                                | TW2A         | (W2) ← (A)                                                                           | 129, 138             |
|                         |                |                                                                                  |                    |        |                                                                     | TAW3         | $(A) \leftarrow (W3)$                                                                | 119, 138             |
| lote: p is              | 0 to 63 for M3 | 34524M8, p is 0 to 95 for M34524MC a                                             | nd p is 0 to 12    | 27 for | M34524E                                                             | TW3A<br>D.   | $(W3) \leftarrow (A)$                                                                | 129, 138             |



| INDEX LIST O | F INSTRUCTION FUNCT | ION ( | (cor | ntin | ued)  |
|--------------|---------------------|-------|------|------|-------|
| Group-       |                     |       |      |      | Group |

| Group-<br>ing   | Mnemonic | Function                                                                                                                 | Page     | Group-<br>ing          | Mnemonic                                          | Function                                                     | Page     |
|-----------------|----------|--------------------------------------------------------------------------------------------------------------------------|----------|------------------------|---------------------------------------------------|--------------------------------------------------------------|----------|
|                 | TAW4     | (A) ← (W4)                                                                                                               | 119, 138 | 9                      | T4HAB                                             | (R4H7–R4H4) ← (B)<br>(R4H3–R4H0) ← (A)                       | 110, 140 |
|                 | TW4A     | (W4) ← (A)                                                                                                               | 129, 138 |                        | TR1AB                                             | (R17–R14) ← (B)                                              | 127, 140 |
|                 | TAW5     | (A) ← (W5)                                                                                                               | 120, 140 |                        |                                                   | $(R13-R10) \leftarrow (A)$                                   | ,        |
|                 | TW5A     | (W5) ← (A)                                                                                                               | 130, 140 |                        | ТКЗАВ                                             | (R37–R34) ← (B)<br>(R33–R30) ← (A)                           | 128, 140 |
|                 | TAW6     | (A) ← (W6)                                                                                                               | 121, 140 |                        | T4R4L                                             | (T47–T44) ← (R4L7–R4L4)                                      | 111, 140 |
|                 | TW6A     | (W6) ← (A)                                                                                                               | 130, 140 |                        |                                                   | $(T43-T40) \leftarrow (R4L3-R4L0)$                           | 111, 140 |
|                 | TABPS    | (B) ← (TPS7−TPS4)<br>(A) ← (TPS3−TPS0)                                                                                   | 113, 140 | eration                | TLCA                                              | $(LC) \gets (A)$                                             | 125, 140 |
|                 | TPSAB    | (RPS7–RPS4) ← (B) 126, 140                                                                                               |          | Timer operation        | SNZT1                                             | V12 = 0: (T1F) = 1 ?<br>After skipping, (T1F) ← 0            | 107, 142 |
|                 |          | $(TPS7-TPS4) \leftarrow (B)$<br>$(RPS3-RPS0) \leftarrow (A)$<br>$(TPS3-TPS0) \leftarrow (A)$                             |          | F                      | SNZT2                                             | V13 = 0: (T2F) = 1 ?<br>After skipping, (T2F) ← 0            | 107, 142 |
|                 | TAB1     |                                                                                                                          |          | SNZT3                  | V20 = 0: (T3F) = 1 ?<br>After skipping, (T3F) ← 0 | 107, 142                                                     |          |
| Timer operation | T1AB     | (R17–R14) ← (B)<br>(T17–T14) ← (B)<br>(R13–R10) ← (A)                                                                    | 109, 140 |                        | SNZT4                                             | V23 = 0: (T4F) = 1 ?<br>After skipping, (T4F) ← 0            | 108, 142 |
| Timer o         |          | (T13–T10) ← (A)                                                                                                          |          |                        | SNZT5                                             | V21 = 0: (T5F) = 1 ?<br>After skipping, (T5F) $\leftarrow$ 0 | 108, 142 |
|                 | TAB2     | (B) ← (T27–T24)<br>(A) ← (T23–T20)                                                                                       | 111, 140 |                        | IAP0                                              | (A) ← (P0)                                                   | 97, 142  |
|                 | T2AB     | (R27–R24) ← (B)<br>(T27–T24) ← (B)                                                                                       | 110, 140 |                        | OP0A                                              | (P0) ← (A)                                                   | 99, 142  |
|                 |          | $(R23-R20) \leftarrow (A)$<br>$(T23-T20) \leftarrow (A)$                                                                 |          |                        | IAP1                                              | (A) ← (P1)                                                   | 97, 142  |
|                 | ТАВЗ     | (B) ← (T37–T34)                                                                                                          | 112, 140 |                        | OP1A                                              | (P1) ← (A)                                                   | 99, 142  |
|                 |          | $(A) \leftarrow (T33-T30)$                                                                                               | ,        | ration                 | IAP2                                              | (A) ← (P2)                                                   | 97, 142  |
|                 | ТЗАВ     | (R37–R34) ← (B)<br>(T37–T34) ← (B)                                                                                       | 110, 140 | put ope                | OP2A                                              | (P2) ← (A)                                                   | 100, 142 |
|                 |          | $(R33-R30) \leftarrow (A)$<br>$(T33-T30) \leftarrow (A)$                                                                 |          | Input/Output operation | IAP3                                              | (A) ← (P3)                                                   | 97, 142  |
|                 | TAB4     | (B) ← (T47–T44)                                                                                                          | 112, 140 | <u>_</u>               | ОРЗА                                              | (P3) ← (A)                                                   | 100, 142 |
|                 |          | (A) ← (T43–T40)                                                                                                          |          |                        | IAP4                                              | (A) ← (P4)                                                   | 98, 142  |
|                 | T4AB     | $(R4L7-R4L4) \leftarrow (B)$<br>$(T47-T44) \leftarrow (B)$<br>$(R4L3-R4L0) \leftarrow (A)$<br>$(T43-T40) \leftarrow (A)$ | 110, 140 |                        | OP4A                                              | (P4) ← (A)                                                   | 100, 142 |



| INDEX LIST O | F INSTRUCTION FUNCT | ION ( | (coi | ntin | ued  | ) |
|--------------|---------------------|-------|------|------|------|---|
| Group-       |                     |       | -    |      | Grou | 2 |

| Group-<br>ing          | Mnemonic | Function                     | Page     |          | Group-<br>ing        | Mnemonic | Function                                                                             | Page     |
|------------------------|----------|------------------------------|----------|----------|----------------------|----------|--------------------------------------------------------------------------------------|----------|
|                        | CLD      | (D) ← 1                      | 94, 142  |          |                      | TAL1     | (A) ← (L1)                                                                           | 116, 144 |
|                        | RD       | $(D(Y)) \leftarrow 0$        | 102, 142 |          | LCD operation        | TL1A     | (L1) ← (A)                                                                           | 124, 144 |
|                        | SD       | (Y) = 0 to 9<br>(D(Y)) ← 1   | 104 142  | 104, 142 |                      | TL2A     | (L2) ← (A)                                                                           | 124, 144 |
|                        |          | (Y) = 0  to  9               | 104, 142 |          |                      | TABSI    | $(B) \leftarrow (SI7\text{-}SI4) \ (A) \leftarrow (SI3\text{-}SI0)$                  | 113, 144 |
|                        | SZD      | (D(Y)) = 0 ?<br>(Y) = 0 to 9 | 109, 142 |          |                      | TSIAB    | $(SI7-SI4) \leftarrow (B) (SI3-SI0) \leftarrow (A)$                                  | 128, 144 |
|                        | RCP      | (C) ← 0                      | 102, 142 |          | Serial I/O operation | SST      | (SIOF) ← 0<br>Serial I/O starting                                                    | 108, 144 |
|                        | SCP      | (C) ← 1                      | 104, 142 |          | ial I/O o            | SNZSI    | V23=0: (SIOF)=1?<br>After skipping, (SIOF) ← 0                                       | 107, 144 |
|                        | TAPU0    | $(A) \leftarrow (PU0)$       | 117, 142 |          | Ser                  |          |                                                                                      |          |
| c c                    | TPU0A    | (PU0) ← (A)                  | 126, 142 |          |                      | TAJ1     | $(A) \leftarrow (J1)$                                                                | 115, 144 |
| peratio                | TAPU1    | (A) ← (PU1)                  | 117, 142 |          |                      | TJ1A     | $(J1) \leftarrow (A)$                                                                | 123, 144 |
| Input/Output operation | TPU1A    | (PU1) ← (A)                  | 126, 142 |          |                      | TABAD    | In A/D conversion mode ,<br>(B) $\leftarrow$ (AD9–AD6)<br>(A) $\leftarrow$ (AD5–AD2) | 112, 146 |
| Input/C                | ТАКО     | (A) ← (K0)                   | 124, 144 |          |                      |          | In comparator mode,<br>(B) $\leftarrow$ (AD7–AD4)                                    |          |
|                        | ТК0А     | (K0) ← (A)                   | 115, 144 |          |                      |          | $(A) \leftarrow (AD_3 - AD_0)$                                                       |          |
|                        | TAK1     | (A) ← (K1)                   | 124, 144 |          |                      | TALA     | $(A3, A2) \leftarrow (AD1, AD0)$<br>$(A1, A0) \leftarrow 0$                          | 116, 146 |
|                        | TK1A     | (K1) ← (A)                   | 115, 144 |          |                      | TADAB    | (AD7–AD4) ← (B)                                                                      | 114, 146 |
|                        | TAK2     | (A) ← (K2)                   | 124, 144 |          |                      |          | $(AD_3-AD_0) \leftarrow (A)$                                                         |          |
|                        | TK2A     | (K2) ← (A)                   | 115, 144 |          | tion                 | ADST     | $(ADF) \leftarrow 0$<br>A/D conversion starting                                      | 92, 146  |
|                        | TFR0A    | (FR0) ← (A)                  | 122, 144 |          | A/D operation        | SNZAD    | V22 = 0: (ADF) = 1 ?                                                                 | 106, 146 |
|                        | TFR1A    | $(FR1) \leftarrow (A)$       | 122, 144 |          | A/D                  |          | After skipping, (ADF) $\leftarrow 0$                                                 | ,        |
|                        | TFR2A    | $(FR2) \leftarrow (A)$       | 122, 144 |          |                      | TAQ1     | (A) ← (Q1)                                                                           | 117, 146 |
|                        | TFR3A    | (FR3) ← (A)                  | 122, 144 |          |                      | TQ1A     | (Q1) ← (A)                                                                           | 127, 146 |
|                        | СМСК     | Ceramic resonator selected   | 95, 144  | ł        |                      | TAQ2     | (A) ← (Q2)                                                                           | 117, 146 |
| ration                 | CRCK     | RC oscillator selected       | 95, 144  |          |                      | TQ2A     | (Q2) ← (A)                                                                           | 127, 146 |
| Clock operation        | TAMR     | $(A) \leftarrow (MR)$        | 116, 144 |          |                      | TAQ3     | (A) ← (Q3)                                                                           | 118, 146 |
| Clo                    | TMRA     | $(MR) \leftarrow (A)$        | 125, 144 |          |                      | ТQЗА     | (Q3) ← (A)                                                                           | 127, 146 |
|                        |          |                              |          |          |                      |          |                                                                                      |          |



| Group-<br>ing   | Mnemonic | Function                                                 | Page     |
|-----------------|----------|----------------------------------------------------------|----------|
|                 | NOP      | $(PC) \gets (PC) + 1$                                    | 99, 146  |
|                 | POF      | Transition to clock operating mode                       | 101, 146 |
|                 | POF2     | Transition to RAM back-up mode                           | 101, 146 |
|                 | EPOF     | POF, POF2 instructions valid                             | 96, 146  |
|                 | SNZP     | (P) = 1 ?                                                | 106, 146 |
| Other operation | DWDT     | Stop of watchdog timer function enabled                  | 96, 146  |
| Other o         | WRST     | (WDF1) = 1 ?<br>After skipping, (WDF1) $\leftarrow$ 0    | 130, 146 |
|                 | RBK*     | When TABP p instruction is executed, P6 $\leftarrow$ 0   | 102, 146 |
|                 | SBK*     | When TABP p instruction is executed, $P_6 \leftarrow 1$  | 104, 146 |
|                 | SVDE     | At power down mode, voltage drop detection circuit valid | 108, 146 |
|                 |          |                                                          |          |

# **INDEX LIST OF INSTRUCTION FUNCTION (continued)**

Note: \*(RBK, SBK) cannot be used in the M34524M8.



# MACHINE INSTRUCTIONS (INDEX BY ALPHABET)

| <b>A n</b> (Add n | and accumulator)                                     |                                                                |              |             |                          |  |  |  |
|-------------------|------------------------------------------------------|----------------------------------------------------------------|--------------|-------------|--------------------------|--|--|--|
| Instruction       | D9 D0                                                | Number of                                                      | Number of    | Flag CY     | Skip condition           |  |  |  |
| code              |                                                      | words                                                          | cycles       |             |                          |  |  |  |
|                   | 0 0 0 1 1 0 1 1 1 1 1 2 0 0 1 16                     | 1                                                              | 1            | -           | Overflow = 0             |  |  |  |
| Operation:        | $(A) \leftarrow (A) + n$                             | Grouping:                                                      | Arithmetic   | operation   |                          |  |  |  |
| •                 | n = 0 to 15                                          | <b>Description:</b> Adds the value n in the immediate field to |              |             |                          |  |  |  |
|                   |                                                      | register A, and stores a result in register A.                 |              |             |                          |  |  |  |
|                   |                                                      |                                                                |              |             | g CY remains unchanged.  |  |  |  |
|                   |                                                      | Skips the next instruction when there is no                    |              |             |                          |  |  |  |
|                   |                                                      | overflow as the result of operation.                           |              |             |                          |  |  |  |
|                   |                                                      |                                                                | Executes t   | the next in | struction when there is  |  |  |  |
|                   |                                                      | overflow as the result of operation.                           |              |             |                          |  |  |  |
|                   | conversion STart)                                    |                                                                |              | 1           |                          |  |  |  |
| Instruction       | D9 D0                                                | Number of                                                      | Number of    | Flag CY     | Skip condition           |  |  |  |
| code              | 1 0 1 0 0 1 1 1 1 1 <u>1</u> 2 2 9 F 16              | words                                                          | cycles       |             |                          |  |  |  |
|                   |                                                      | 1                                                              | 1            | -           | -                        |  |  |  |
| Operation:        | $(ADF) \leftarrow 0$                                 | Grouping:                                                      | A/D conve    | rsion opera | ation                    |  |  |  |
|                   | Q13 = 0: A/D conversion starting                     | Description                                                    | : Clears (0) | to A/D c    | onversion completion     |  |  |  |
|                   | Q13 = 1: Comparator operation starting               | flag ADF, and the A/D conversion at the A/D                    |              |             |                          |  |  |  |
|                   | (Q13 : bit 3 of A/D control register Q1)             |                                                                | conversior   | n mode (Q1  | 3 = 0) or the compara-   |  |  |  |
|                   |                                                      | tor operation at the comparator mode (Q13 = 1) is started.     |              |             |                          |  |  |  |
|                   |                                                      |                                                                |              |             |                          |  |  |  |
|                   |                                                      |                                                                |              |             |                          |  |  |  |
|                   |                                                      |                                                                |              |             |                          |  |  |  |
| AM (Add ad        | ccumulator and Memory)                               |                                                                |              |             |                          |  |  |  |
| Instruction       | D9 D0                                                | Number of                                                      | Number of    | Flag CY     | Skip condition           |  |  |  |
| code              | 0 0 0 0 0 0 1 0 1 0 <sub>2</sub> 0 0 A <sub>16</sub> | words                                                          | cycles       |             |                          |  |  |  |
|                   |                                                      | 1                                                              | 1            | -           | -                        |  |  |  |
| Operation:        | $(A) \leftarrow (A) + (M(DP))$                       | Grouping:                                                      | Arithmetic   | operation   |                          |  |  |  |
| oporation         |                                                      |                                                                |              |             | f M(DP) to register A.   |  |  |  |
|                   |                                                      |                                                                |              |             | egister A. The contents  |  |  |  |
|                   |                                                      |                                                                |              |             | ains unchanged.          |  |  |  |
|                   |                                                      |                                                                |              |             |                          |  |  |  |
|                   |                                                      |                                                                |              |             |                          |  |  |  |
|                   |                                                      |                                                                |              |             |                          |  |  |  |
|                   |                                                      |                                                                |              |             |                          |  |  |  |
| AMC (Add          | accumulator, Memory and Carry)                       |                                                                |              |             |                          |  |  |  |
| Instruction       | D9 D0                                                | Number of                                                      | Number of    | Flag CY     | Skip condition           |  |  |  |
| code              | 0 0 0 0 0 0 1 0 1 1 <sub>2</sub> 0 0 B <sub>16</sub> | words                                                          | cycles       |             |                          |  |  |  |
|                   |                                                      | 1                                                              | 1            | 0/1         | -                        |  |  |  |
| Operation:        | $(A) \leftarrow (A) + (M(DP)) + (CY)$                | Grouping:                                                      | Arithmetic   | operation   |                          |  |  |  |
| •                 | $(CY) \leftarrow Carry$                              |                                                                |              |             | f M(DP) and carry flag   |  |  |  |
|                   |                                                      |                                                                |              |             | res the result in regis- |  |  |  |
|                   |                                                      |                                                                | ter A and c  |             | -                        |  |  |  |
|                   |                                                      |                                                                |              |             |                          |  |  |  |
|                   |                                                      |                                                                |              |             |                          |  |  |  |
|                   |                                                      |                                                                |              |             |                          |  |  |  |
|                   |                                                      |                                                                |              |             |                          |  |  |  |



# MACHINE INSTRUCTIONS (INDEX BY ALPHABET) (continued)

| AND (logic       | al AND between accumulator and memory)                    |                                                                                                                  |                                                                                                |           |                                                                          |  |  |
|------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----------|--------------------------------------------------------------------------|--|--|
| Instruction      | D9 D0                                                     | Number of                                                                                                        | Number of                                                                                      | Flag CY   | Skip condition                                                           |  |  |
| code             | 0 0 0 0 0 1 1 0 0 0 2 0 1 8 16                            | words<br>1                                                                                                       | cycles<br>1                                                                                    | _         |                                                                          |  |  |
|                  |                                                           |                                                                                                                  |                                                                                                |           |                                                                          |  |  |
| Operation:       | $(A) \leftarrow (A) AND (M(DP))$                          | Grouping:         Arithmetic operation           Description:         Takes the AND operation between the con-   |                                                                                                |           |                                                                          |  |  |
|                  |                                                           | Description                                                                                                      | tents of r                                                                                     | egister A | ation between the con-<br>and the contents of<br>e result in register A. |  |  |
| B a (Branc       | h to address a)                                           |                                                                                                                  |                                                                                                |           |                                                                          |  |  |
| Instruction code | D9 D0<br>0 1 1 26 25 24 23 22 21 20 1 8 2                 | Number of<br>words                                                                                               | Number of cycles                                                                               | Flag CY   | Skip condition                                                           |  |  |
|                  |                                                           | 1                                                                                                                | 1                                                                                              | -         | _                                                                        |  |  |
| Operation:       | $(PCL) \leftarrow a6 \text{ to } a0$                      | Grouping:                                                                                                        | Branch op                                                                                      | eration   |                                                                          |  |  |
|                  |                                                           | Description                                                                                                      |                                                                                                |           | : Branches to address                                                    |  |  |
|                  |                                                           | Note:                                                                                                            | a in the ide<br>Specify the                                                                    |           | e.<br>ddress within the page                                             |  |  |
|                  |                                                           |                                                                                                                  | including t                                                                                    |           |                                                                          |  |  |
|                  | in page p)                                                |                                                                                                                  |                                                                                                |           |                                                                          |  |  |
|                  | anch Long to address a in page p)                         | Number of                                                                                                        | Number of                                                                                      | Flog CV   | Clvin condition                                                          |  |  |
| Instruction code | D9 D0<br>0 0 1 1 1 p4 p3 p2 p1 p0 2 0 E p 1 <sub>16</sub> | Number of<br>words                                                                                               | Number of cycles                                                                               | Flag CY   | Skip condition                                                           |  |  |
|                  |                                                           | 2                                                                                                                | 2                                                                                              | -         | -                                                                        |  |  |
|                  | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$     | Grouping: Branch operation                                                                                       |                                                                                                |           |                                                                          |  |  |
| Operation:       | $(PCH) \gets p$                                           | Description                                                                                                      |                                                                                                |           | : Branches to address                                                    |  |  |
|                  | $(PCL) \leftarrow a6  to  a0$                             | Note:                                                                                                            | a in page p<br>p is 0 to 63                                                                    |           | 24M8, and p is 0 to 95                                                   |  |  |
|                  |                                                           |                                                                                                                  | Note: p is 0 to 63 for M34524M8, and p is 0 to<br>for M34524MC, and p is 0 to 127<br>M34524ED. |           |                                                                          |  |  |
| PLA p /Pro       | anch Long to address (D) + (A) in page p)                 |                                                                                                                  |                                                                                                |           |                                                                          |  |  |
| Instruction      | $D_9$ $D_0$                                               | Number of                                                                                                        | Number of                                                                                      | Flag CY   | Skip condition                                                           |  |  |
| code             |                                                           | words                                                                                                            | cycles                                                                                         |           |                                                                          |  |  |
|                  |                                                           | 2                                                                                                                | 2                                                                                              | -         | -                                                                        |  |  |
|                  | 1 p6 p5 p4 0 0 p3 p2 p1 p0 2 <sup>2</sup><br>+p p p 16    | Grouping:                                                                                                        | Branch op                                                                                      | eration   |                                                                          |  |  |
| Operation:       | (РСн) ← р<br>(РСL) ← (DR2–DR0, А3–А0)                     | Description                                                                                                      |                                                                                                |           | 2 Branches to address<br>2 A1 A0)2 specified by                          |  |  |
|                  |                                                           |                                                                                                                  |                                                                                                |           |                                                                          |  |  |
|                  |                                                           | registers D and A in page p.Note:p is 0 to 63 for M34524M8, and p is 0 tfor M34524MC, and p is 0 to 127M34524ED. |                                                                                                |           |                                                                          |  |  |
|                  |                                                           |                                                                                                                  |                                                                                                |           |                                                                          |  |  |



|                  |                                                        |                                           | •                                            |                                                                                           |                           |  |  |  |  |
|------------------|--------------------------------------------------------|-------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------|--|--|--|--|
| BM a (Brai       | nch and Mark to address a in page 2)                   |                                           |                                              |                                                                                           |                           |  |  |  |  |
| Instruction code | D9 D0<br>0 1 0 a6 a5 a4 a3 a2 a1 a0 1 a a 4            | Number of<br>words                        | Number of cycles                             | Flag CY                                                                                   | Skip condition            |  |  |  |  |
|                  |                                                        | 1                                         | 1                                            | -                                                                                         | -                         |  |  |  |  |
| Operation:       | $(SP) \leftarrow (SP) + 1$                             | Grouping:                                 | Subroutine                                   | e call opera                                                                              | ation                     |  |  |  |  |
| •                | $(SK(SP)) \leftarrow (PC)$                             | Description                               |                                              |                                                                                           |                           |  |  |  |  |
|                  | $(PCH) \leftarrow 2$                                   | •                                         |                                              |                                                                                           | s a in page 2.            |  |  |  |  |
|                  | $(PCL) \leftarrow a6-a0$                               | Note:                                     |                                              |                                                                                           | ng from page 2 to an-     |  |  |  |  |
|                  |                                                        |                                           |                                              |                                                                                           | be called with the BM     |  |  |  |  |
|                  |                                                        |                                           |                                              |                                                                                           | arts on page 2.           |  |  |  |  |
|                  |                                                        |                                           | Be careful not to over the stack because the |                                                                                           |                           |  |  |  |  |
|                  |                                                        |                                           | maximum level of subroutine nesting is 8.    |                                                                                           |                           |  |  |  |  |
|                  | Propoh and Mark Long to address a in page p)           |                                           |                                              |                                                                                           | 5                         |  |  |  |  |
| Instruction      | Branch and Mark Long to address a in page p) D9 D0     | Number of                                 | Number of                                    | Flag CY                                                                                   | Skip condition            |  |  |  |  |
| code             |                                                        | words                                     | cycles                                       | I lag C I                                                                                 |                           |  |  |  |  |
| coue             | $\begin{array}{ c c c c c c c c c c c c c c c c c c c$ | 2                                         | 2                                            | _                                                                                         |                           |  |  |  |  |
|                  | 1 no no os         | 2                                         | 2                                            | _                                                                                         | -                         |  |  |  |  |
|                  | 1 p6 p5 a6 a5 a4 a3 a2 a1 a0 $_2$ $+p$ $+a$ a $_{16}$  | Grouping: Subroutine call operation       |                                              |                                                                                           |                           |  |  |  |  |
| Operation:       | $(SP) \leftarrow (SP) + 1$                             | Description                               |                                              |                                                                                           | Calls the subroutine at   |  |  |  |  |
| oporation        | $(SF) \leftarrow (PC)$                                 | ••••                                      | address a                                    |                                                                                           |                           |  |  |  |  |
|                  | $(PCH) \leftarrow p$                                   | Note:                                     |                                              |                                                                                           | 24M8, and p is 0 to 95    |  |  |  |  |
|                  | $(PCL) \leftarrow a6-a0$                               |                                           |                                              |                                                                                           | nd p is 0 to 127 for      |  |  |  |  |
|                  |                                                        |                                           | M34524EE                                     | ).                                                                                        |                           |  |  |  |  |
|                  |                                                        |                                           | Be careful                                   | not to ove                                                                                | r the stack because the   |  |  |  |  |
|                  |                                                        |                                           | maximum I                                    | evel of sub                                                                               | routine nesting is 8.     |  |  |  |  |
| BMLA p (E        | Branch and Mark Long to address (D) + (A) in page      | p)                                        |                                              |                                                                                           |                           |  |  |  |  |
| Instruction      | D9 D0                                                  | Number of                                 | Number of                                    | Flag CY                                                                                   | Skip condition            |  |  |  |  |
| code             |                                                        | words                                     | cycles                                       |                                                                                           |                           |  |  |  |  |
|                  |                                                        | 2                                         | 2                                            | -                                                                                         | -                         |  |  |  |  |
|                  | 1 p6 p5 p4 0 0 p3 p2 p1 p0 2 +p p 16                   |                                           |                                              |                                                                                           |                           |  |  |  |  |
|                  |                                                        | Grouping:                                 | Subroutine                                   |                                                                                           |                           |  |  |  |  |
| Operation:       | $(SP) \leftarrow (SP) + 1$                             | Description                               |                                              |                                                                                           | Calls the subroutine at   |  |  |  |  |
|                  | $(SK(SP)) \leftarrow (PC)$                             | address (DR2 DR1 DR0 A3 A2 A1 A0)2 speci- |                                              |                                                                                           |                           |  |  |  |  |
|                  | (PCH) ← p                                              | Nata                                      |                                              |                                                                                           | nd A in page p.           |  |  |  |  |
|                  | $(PCL) \leftarrow (DR2-DR0, A3-A0)$                    | Note:                                     |                                              |                                                                                           | 4M8, and p is 0 to 95 for |  |  |  |  |
|                  |                                                        |                                           |                                              | M34524MC, and p is 0 to 127 for M34524ED.<br>Be careful not to over the stack because the |                           |  |  |  |  |
|                  |                                                        |                                           |                                              |                                                                                           | routine nesting is 8.     |  |  |  |  |
|                  |                                                        |                                           | maximum                                      |                                                                                           |                           |  |  |  |  |
| CLD (CLea        |                                                        | Number                                    | Number                                       |                                                                                           |                           |  |  |  |  |
| Instruction      |                                                        | Number of<br>words                        | Number of cycles                             | Flag CY                                                                                   | Skip condition            |  |  |  |  |
| code             | 0 0 0 0 1 0 0 1 1 0 0 1 1 1 16                         |                                           | -                                            |                                                                                           |                           |  |  |  |  |
|                  |                                                        | 1                                         | 1                                            | -                                                                                         | _                         |  |  |  |  |
| Operation:       | $(D) \leftarrow 1$                                     | Grouping:                                 | Input/Outp                                   | ut operatio                                                                               | on                        |  |  |  |  |
|                  |                                                        | <b>Description:</b> Sets (1) to port D.   |                                              |                                                                                           |                           |  |  |  |  |
|                  |                                                        |                                           |                                              |                                                                                           |                           |  |  |  |  |
|                  |                                                        |                                           |                                              |                                                                                           |                           |  |  |  |  |
|                  |                                                        |                                           |                                              |                                                                                           |                           |  |  |  |  |
|                  |                                                        |                                           |                                              |                                                                                           |                           |  |  |  |  |
|                  |                                                        |                                           |                                              |                                                                                           |                           |  |  |  |  |
|                  |                                                        |                                           |                                              |                                                                                           |                           |  |  |  |  |

# MACHINE INSTRUCTIONS (INDEX BY ALPHABET) (continued)



# MACHINE INSTRUCTIONS (INDEX BY ALPHABET) (continued)

| CMA (CoM         | plen                                                                                                                                                                                                | nent                        | of <i>i</i> | Accı    | umu   | ulat  | or)      |      |                                              |      |       |        |              |             |             |                         |                          |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-------------|---------|-------|-------|----------|------|----------------------------------------------|------|-------|--------|--------------|-------------|-------------|-------------------------|--------------------------|
| Instruction      | D9                                                                                                                                                                                                  |                             |             |         |       |       |          |      | D0                                           |      |       |        |              | Number of   | Number of   | Flag CY                 | Skip condition           |
| code             | 0                                                                                                                                                                                                   | 0                           | 0           | 0       | 0     | 1     | 1 1      | 0    | 0                                            |      | 0     | 1      | C 16         | words       | cycles      |                         |                          |
|                  |                                                                                                                                                                                                     |                             | -           |         | -     |       |          | 1.   | -                                            | 12 L | -     |        | <u> </u>     | 1           | 1           | -                       | _                        |
| Operation:       | (A)                                                                                                                                                                                                 | $\leftarrow \overline{(A)}$ | ٩)          |         |       |       |          |      |                                              |      |       |        |              | Grouping:   | Arithmetic  | operation               |                          |
| •                | ( )                                                                                                                                                                                                 |                             | ,           |         |       |       |          |      |                                              |      |       |        |              |             |             |                         | mplement for register    |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             | A's conten  |                         |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             | 0                       |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             |                         |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             |                         |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             |                         |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             |                         |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             |                         |                          |
| CMCK (Clo        |                                                                                                                                                                                                     | eleo                        | ct: c       | eral    | MIC   | OS    | cillatio | n Cl | ocK                                          | )    |       |        |              | 1           |             | · · · · · ·             |                          |
| Instruction      | D9                                                                                                                                                                                                  |                             |             |         |       |       |          |      | D0                                           | _    |       |        |              | Number of   | Number of   | Flag CY                 | Skip condition           |
| code             | 1 0 1 0 0 1 1 0 <u>1</u> <u>0</u> <u>1</u> <u>0</u> <u>1</u> <u>0</u> <u>1</u> <u>0</u> <u>1</u> <u>0</u> <u>1</u> |                             |             |         |       |       |          |      |                                              |      | words | cycles |              |             |             |                         |                          |
|                  |                                                                                                                                                                                                     | 1                           |             | II      | I     |       | II       | -    |                                              |      |       | L I    | 10           | 1           | 1           | -                       | -                        |
| Operation:       | Cer                                                                                                                                                                                                 | amic                        | osc         | illatio | on ci | rcuit | select   | ed   |                                              |      |       |        |              | Grouping:   | Other oper  |                         |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        | Description  |             |             | oscillation circuit and |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              | stops the c | on-chip osc | cillator.               |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             |                         |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             |                         |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             |                         |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             |                         |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             |                         |                          |
| <b>CRCK</b> (Clo | ck s                                                                                                                                                                                                | elec                        | t: R        | lc os   | scill | atic  | on Clo   | cK)  |                                              |      |       |        |              |             |             |                         |                          |
| Instruction      | D9                                                                                                                                                                                                  |                             |             |         |       |       |          |      | D0                                           |      |       |        |              | Number of   | Number of   | Flag CY                 | Skip condition           |
| code             | 1                                                                                                                                                                                                   | 0                           | 1           | 0       | 0     | 1     | 1 0      | 1    | 1                                            |      | 2     | 9      | B 16         | words       | cycles      |                         |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        | <b>D</b> _16 | 1           | 1           | -                       | -                        |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             |                         |                          |
| Operation:       | RC                                                                                                                                                                                                  | osci                        | latio       | n ciro  | cuits | sele  | cted     |      |                                              |      |       |        |              | Grouping:   | Other oper  |                         |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              | Description |             |                         | ation circuit and stops  |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             | the on-chip | o oscillator.           |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             |                         |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             |                         |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             |                         |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             |                         |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             |                         |                          |
| DEY (DEcr        | eme                                                                                                                                                                                                 | nt re                       | egis        | ster    | Y)    |       |          |      |                                              |      |       |        |              |             |             |                         |                          |
| Instruction      | D9                                                                                                                                                                                                  |                             |             |         |       |       |          |      | D0                                           |      |       |        |              | Number of   | Number of   | Flag CY                 | Skip condition           |
| code             | 0                                                                                                                                                                                                   | 0                           | 0           | 0       | 0     | 1     | 0 1      | 1    | 1                                            |      | 0     | 1      | 7 16         | words       | cycles      |                         |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        | 10           | 1           | 1           | -                       | (Y) = 15                 |
| Operation:       | $(\mathbf{N})$                                                                                                                                                                                      | ← (Y                        | ~ ~         | 1       |       |       |          |      |                                              |      |       |        |              | Grouping    | RAM addre   |                         |                          |
| Operation:       | (1)                                                                                                                                                                                                 | ← ( 1                       | ) –         | I       |       |       |          |      |                                              |      |       |        |              | Grouping:   |             |                         | contents of register Y.  |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              | Description |             |                         | action, when the con-    |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             |                         | 15, the next instruction |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             | -                       | contents of register Y   |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             |                         | -                        |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      | is not 15, the next instruction is executed. |      |       |        |              |             |             |                         |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             |                         |                          |
|                  |                                                                                                                                                                                                     |                             |             |         |       |       |          |      |                                              |      |       |        |              |             |             |                         |                          |



| DI (Disable      | Interru | upt)           |          |          |         |        |     |   |   |      |                    |                           |             |                                                 |
|------------------|---------|----------------|----------|----------|---------|--------|-----|---|---|------|--------------------|---------------------------|-------------|-------------------------------------------------|
| Instruction      | D9      |                |          |          |         |        | D0  |   |   |      | Number of          | Number of                 | Flag CY     | Skip condition                                  |
| code             | 0 0     | 0              | 0 0      | 0        | 0       | 1 0    | 02  | 0 | 0 | 4 16 | words<br>1         | cycles<br>1               | _           |                                                 |
|                  |         |                |          |          |         |        |     |   |   |      |                    |                           |             |                                                 |
| Operation:       | (INTE)  | $\leftarrow 0$ |          |          |         |        |     |   |   |      | Grouping:          | Interrupt c               |             |                                                 |
|                  |         |                |          |          |         |        |     |   |   |      | Description        |                           |             | enable flag INTE, and                           |
|                  |         |                |          |          |         |        |     |   |   |      |                    | disables th               |             |                                                 |
|                  |         |                |          |          |         |        |     |   |   |      | Note:              |                           |             | by executing the DI in-<br>ing 1 machine cycle. |
|                  |         |                |          |          |         |        |     |   |   |      |                    | Struction a               |             | ing i machine cycle.                            |
| DWDT (Dis        | able V  | /atch          | Dog T    | imer     | )       |        |     |   |   |      |                    |                           |             |                                                 |
| Instruction code | D9      | 1              | 0 0      | 1        | 1       | 1 0    | D0  | 2 | 9 | C 16 | Number of<br>words | Number of cycles          | Flag CY     | Skip condition                                  |
|                  |         |                |          |          | •       |        | 2   |   | 0 | 16   | 1                  | 1                         | -           | -                                               |
| Operation:       | Stop o  | f watc         | hdog tir | ner fu   | Inctior | n enab | led |   |   |      | Grouping:          | Other oper                | ration      |                                                 |
|                  |         |                |          |          |         |        |     |   |   |      | Description        | •                         | -           | timer function by the                           |
|                  |         |                |          |          |         |        |     |   |   |      |                    |                           |             | after executing the                             |
|                  |         |                |          |          |         |        |     |   |   |      |                    | DWDT ins                  | truction.   |                                                 |
|                  |         |                |          |          |         |        |     |   |   |      |                    |                           |             |                                                 |
| EI (Enable       | Interru | pt)            |          |          |         |        |     |   |   |      | 1                  | 1                         | 1           |                                                 |
| Instruction code | D9      | 0              | 0 0      | 0        | 0       | 1 0    | D0  | 0 | 0 | 5    | Number of<br>words | Number of cycles          | Flag CY     | Skip condition                                  |
|                  |         |                |          | -        | •       |        | 2   |   |   | 16   | 1                  | 1                         | -           | -                                               |
| Operation:       | (INTE)  | ← 1            |          |          |         |        |     |   |   |      | Grouping:          | Interrupt c               | ontrol oper | ation                                           |
| •                | ,       |                |          |          |         |        |     |   |   |      | Description        |                           |             | enable flag INTE, and                           |
|                  |         |                |          |          |         |        |     |   |   |      |                    | enables th                |             |                                                 |
|                  |         |                |          |          |         |        |     |   |   |      | Note:              |                           |             | by executing the EI in-                         |
|                  |         |                |          |          |         |        |     |   |   |      |                    | struction a               | fter execut | ing 1 machine cycle.                            |
| EPOF (Ena        |         | DF in          | structio | on)      |         |        | _   |   |   |      |                    |                           |             |                                                 |
| Instruction      | D9      |                |          | <u> </u> |         |        | Do  |   |   |      | Number of<br>words | Number of cycles          | Flag CY     | Skip condition                                  |
| code             | 0 0     | 0              | 1 0      | 1        | 1       | 0 1    | 12  | 0 | 5 | B 16 | 1                  | 1                         | -           | -                                               |
| Operation:       | POF ir  | nstruct        | tion, PO | F2 in    | structi | on val | id  |   |   |      | Grouping:          | Other oper                | ration      |                                                 |
|                  |         |                |          |          |         | on ra  |     |   |   |      | Description        |                           |             | te after POF or POF2                            |
|                  |         |                |          |          |         |        |     |   |   |      |                    | instruction<br>struction. | valid by e  | xecuting the EPOF in-                           |
|                  |         |                |          |          |         |        |     |   |   |      |                    |                           |             |                                                 |



| IAP0 (Input                | Acc       | umi  | ulato | or fr | om | por | t P  | 0) |   |    |    |   |   |      |   |                    |                     |             |                        |
|----------------------------|-----------|------|-------|-------|----|-----|------|----|---|----|----|---|---|------|---|--------------------|---------------------|-------------|------------------------|
| Instruction                | D9        |      |       |       |    |     |      |    |   | D0 |    |   |   |      |   | Number of          | Number of           | Flag CY     | Skip condition         |
| code                       | 1         | 0    | 0     | 1     | 1  | 0   | 0    | 0  | 0 | 0  | 2  | 2 | 6 | 0 10 | 6 | words<br>1         | cycles              |             |                        |
|                            |           |      |       |       |    |     |      |    |   |    |    |   |   |      |   | í                  | 1                   | -           | -                      |
| Operation:                 | (A)       | ← (F | PO)   |       |    |     |      |    |   |    |    |   |   |      |   | Grouping:          | Input/Outp          | ut operatio | n                      |
|                            |           |      |       |       |    |     |      |    |   |    |    |   |   |      |   | Description        | : Transfers t       | he input of | port P0 to register A. |
| IAP1 (Input                | Acc       | umi  | ilato | or fr | om | nor | t P  | 1) |   |    |    |   |   |      |   |                    |                     |             |                        |
| Instruction                | D9        | uni  | aiute | / 11  |    | poi |      | '' |   | D0 |    |   |   |      |   | Number of          | Number of           | Flag CY     | Skip condition         |
| code                       | 1         | 0    | 0     | 1     | 1  | 0   | 0    | 0  | 0 | 1  | ], | 2 | 6 | 1    | 8 | words              | cycles              |             |                        |
|                            | L         |      |       |       |    | 1   |      |    |   |    | 12 |   | I |      | 5 | 1                  | 1                   | -           | -                      |
| Operation:                 | (A)       | ← (F | P1)   |       |    |     |      |    |   |    |    |   |   |      |   | Grouping:          | Input/Outp          | ut operatio | n                      |
|                            |           |      |       |       |    |     |      |    |   |    |    |   |   |      |   |                    |                     |             | port P1 to register A. |
| IAP2 (Input<br>Instruction | Acc<br>D9 | umi  | ulato | or fr | om | роі | t P2 | 2) |   | Do |    |   |   |      |   | Number of          | Number of           | Flag CY     | Skip condition         |
| code                       | 1         | 0    | 0     | 1     | 1  | 0   | 0    | 0  | 1 | 0  | 2  | 2 | 6 | 2    | a | words              | cycles              |             |                        |
|                            |           |      |       |       |    |     |      |    |   |    | 12 |   | I |      | 5 | 1                  | 1                   | -           | -                      |
| Operation:                 | (A)       | ← (F | 2)    |       |    |     |      |    |   |    |    |   |   |      |   | Grouping:          | Input/Outp          | ut operatio | n                      |
|                            |           |      |       |       |    |     |      |    |   |    |    |   |   |      |   | Description        | : Transfers t       | he input of | port P2 to register A. |
| IAP3 (Input                |           | um   | ulato | or fr | om | por | t P: | 3) |   |    |    |   |   |      |   |                    |                     |             |                        |
| Instruction code           | D9        |      | 0     | 4     | 4  | 0   | 0    | 0  | 4 | D0 | 1  | 2 | c | 2    |   | Number of<br>words | Number of<br>cycles | Flag CY     | Skip condition         |
| code                       | 1         | 0    | 0     | 1     | 1  | 0   | 0    | 0  | 1 | 1  | 2  | 2 | 6 | 3 10 | 6 | 1                  | 1                   | -           | -                      |
| Operation:                 | (A)       | ← (F | °3)   |       |    |     |      |    |   |    |    |   |   |      |   | Grouping:          | Input/Outp          | ut operatio | n                      |
|                            | . ,       | ·    |       |       |    |     |      |    |   |    |    |   |   |      |   | Description        |                     |             | port P3 to register A. |



| IAP4 (Input      | Accu   | mula    | ator   | fron | n po       | ort P4 | .)  |    |            |     |   |   |   |     |                    |                          |                           |                                                                                                |
|------------------|--------|---------|--------|------|------------|--------|-----|----|------------|-----|---|---|---|-----|--------------------|--------------------------|---------------------------|------------------------------------------------------------------------------------------------|
| Instruction      | D9     |         |        |      |            |        |     |    | D0         |     |   |   |   |     | Number of          | Number of                | Flag CY                   | Skip condition                                                                                 |
| code             | 1      | o c     | ) 1    | 1    | 0          | 0      | 1   | 0  | 0          |     | 2 | 6 | 4 | 16  | words              | cycles                   |                           |                                                                                                |
|                  |        |         |        |      |            |        |     | -  |            | 2 L |   |   | - | 116 | 1                  | 1                        | -                         | _                                                                                              |
| Operation:       | (A) ←  | · (P4)  | )      |      |            |        |     |    |            |     |   |   |   |     | Grouping:          | Input/Outp               | out operatio              | 'n                                                                                             |
|                  |        |         |        |      |            |        |     |    |            |     |   |   |   |     |                    |                          |                           | f port P4 to register A.                                                                       |
|                  |        |         |        |      |            |        |     |    |            |     |   |   |   |     |                    |                          |                           |                                                                                                |
| INY (INcrer      | nent r | egis    | ter \  | Y)   |            |        |     |    |            |     |   |   |   |     |                    |                          |                           |                                                                                                |
| Instruction code | D9     |         | ) 0    | 0    | 1          | 0      | 0   | 1  | D0         | Γ   | 0 | 1 | 3 | ]   | Number of<br>words | Number of<br>cycles      | Flag CY                   | Skip condition                                                                                 |
|                  |        |         |        | 0    |            | 0      | 0   | 1  | -          | 2   | 0 | 1 | 5 | 16  | 1                  | 1                        | -                         | (Y) = 0                                                                                        |
| Operation:       | (Y) ←  | · (Y) · | + 1    |      |            |        |     |    |            |     |   |   |   |     | Grouping:          | RAM addr                 | esses                     |                                                                                                |
|                  |        |         |        |      |            |        |     |    |            |     |   |   |   |     | Description        | : Adds 1 to t            | the content               | s of register Y. As a re-                                                                      |
|                  |        |         |        |      |            |        |     |    |            |     |   |   |   |     |                    | register N<br>skipped. V | Y is 0, the<br>Vhen the c | hen the contents of<br>e next instruction is<br>ontents of register Y is<br>ction is executed. |
| LA n (Load       | n in A | \ccu    | mul    | ator | )          |        |     |    |            |     |   |   |   |     | •                  |                          |                           |                                                                                                |
| Instruction      | D9     |         | -      |      | /          |        |     |    | D0         |     |   |   |   |     | Number of          | Number of                | Flag CY                   | Skip condition                                                                                 |
| code             | 0      | o c     | ) 1    | 1    | 1          | n      | n   | n  | n          |     | 0 | 7 | n | ]   | words              | cycles                   |                           | ·                                                                                              |
|                  |        |         | _      |      | 1          |        |     |    |            | 2 L |   |   |   | 16  | 1                  | 1                        | -                         | Continuous<br>description                                                                      |
| Operation:       | (A) ←  | n       |        |      |            |        |     |    |            |     |   |   |   |     | Grouping:          | Arithmetic               | operation                 |                                                                                                |
| -                | n = 0  | to 1    | 5      |      |            |        |     |    |            |     |   |   |   |     |                    | : Loads the              | value n in                | the immediate field to                                                                         |
|                  |        |         |        |      |            |        |     |    |            |     |   |   |   |     |                    | register A.              |                           |                                                                                                |
|                  |        |         |        |      |            |        |     |    |            |     |   |   |   |     |                    |                          |                           | tions are continuously                                                                         |
|                  |        |         |        |      |            |        |     |    |            |     |   |   |   |     |                    |                          |                           | I, only the first LA in-                                                                       |
|                  |        |         |        |      |            |        |     |    |            |     |   |   |   |     |                    |                          |                           | uted and other LA<br>d continuously are                                                        |
|                  |        |         |        |      |            |        |     |    |            |     |   |   |   |     |                    | skipped.                 |                           | a continuousiy are                                                                             |
| LXY x, y (L      | oad r  | egis    | ter X  | ( an | dY         | with   | x a | nd | y)         |     |   |   |   |     | 1                  |                          |                           |                                                                                                |
| Instruction code | D9     | _       |        |      |            |        |     |    | D0         | Г   | 3 | v |   | 1   | Number of<br>words | Number of cycles         | Flag CY                   | Skip condition                                                                                 |
| oout             | 1      |         | 3 X2   | 2 X1 | <b>X</b> 0 | уз     | y2  | у1 | <b>у</b> 0 | 2   | 3 | x | у | 16  | 1                  | 1                        | -                         | Continuous<br>description                                                                      |
| Operation:       | (X) ←  | · x x : | = 0 tc | o 15 |            |        |     |    |            |     |   |   |   |     | Grouping:          | RAM addr                 | esses                     | •                                                                                              |
|                  | (Y) ←  | уу:     | = 0 tc | 5 15 |            |        |     |    |            |     |   |   |   |     |                    |                          |                           | the immediate field to                                                                         |
|                  |        |         |        |      |            |        |     |    |            |     |   |   |   |     |                    | register X,              | and the va                | alue y in the immediate                                                                        |
|                  |        |         |        |      |            |        |     |    |            |     |   |   |   |     |                    |                          | 0                         | /hen the LXY instruc-                                                                          |
|                  |        |         |        |      |            |        |     |    |            |     |   |   |   |     |                    |                          |                           | y coded and executed,                                                                          |
|                  |        |         |        |      |            |        |     |    |            |     |   |   |   |     |                    | -                        |                           | struction is executed actions coded continu-                                                   |
|                  |        |         |        |      |            |        |     |    |            |     |   |   |   |     |                    | ously are s              |                           | ictions coded continu-                                                                         |
|                  |        |         |        |      |            |        |     |    |            |     |   |   |   |     |                    |                          | shippou.                  |                                                                                                |



INSTRUCTIONS

| LZ z (Load  | regis | ster  | Ζv    | vith   | Z)      |      |      |                                         |         |      |          |   |       |             |             |             |                         |
|-------------|-------|-------|-------|--------|---------|------|------|-----------------------------------------|---------|------|----------|---|-------|-------------|-------------|-------------|-------------------------|
| Instruction | D9    |       |       |        |         |      |      |                                         |         | D0   |          |   |       | Number of   | Number of   | Flag CY     | Skip condition          |
| code        | 0     | 0     | 0     | 1      | 0       | 0    | 1    | 0                                       | Z1      | z0 2 | 0        | 4 | 8     | words       | cycles      |             |                         |
|             | Ľ     | Ū     | Ŭ     | •      | 0       | •    | •    | •                                       | 2.      | 2    | <u> </u> |   | +Z 16 | 1           | 1           | -           | -                       |
| Operation:  | (Z) 4 | ← z   | z = 0 | ) to 3 | 3       |      |      |                                         |         |      |          |   |       | Grouping:   | RAM addre   | esses       |                         |
| •           | ( )   |       |       |        |         |      |      |                                         |         |      |          |   |       | Description | : Loads the | value z in  | the immediate field to  |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       |             | register Z. |             |                         |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       |             |             |             |                         |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       |             |             |             |                         |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       |             |             |             |                         |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       |             |             |             |                         |
| NOP (No O   | Pera  | atio  | า)    |        |         |      |      |                                         |         |      |          |   |       |             |             |             |                         |
| Instruction | D9    |       | -)    |        |         |      |      |                                         |         | Do   |          |   |       | Number of   | Number of   | Flag CY     | Skip condition          |
| code        | 0     | 0     | 0     | 0      | 0       | 0    | 0    | 0                                       | 0       | 0    | 0        | 0 | 0 16  | words       | cycles      | 0           |                         |
|             |       | -     | _     | _      |         | -    |      | -                                       | -       | 2    |          |   | 16    | 1           | 1           | -           | _                       |
| Operation:  | (PC)  | ) ←   | (PC)  | + 1    |         |      |      |                                         |         |      |          |   |       | Grouping:   | Other oper  | ration      |                         |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       | Description |             |             | 1 to program counter    |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       |             | value, and  | others rem  | nain unchanged.         |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       |             |             |             |                         |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       |             |             |             |                         |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       |             |             |             |                         |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       |             |             |             |                         |
| OP0A (Out   | outr  | ort   | P0    | fror   | n A     | ccu  | mula | ator                                    | )       |      |          |   |       |             |             |             |                         |
| Instruction | D9    |       | 10    |        |         | 000  | man  | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | /       | D0   |          |   |       | Number of   | Number of   | Flag CY     | Skip condition          |
| code        | 1     | 0     | 0     | 0      | 1       | 0    | 0    | 0                                       | 0       | 0    | 2        | 2 | 0 16  | words       | cycles      |             |                         |
|             | Ŀ     | Ū     | Ŭ     | Ŭ      | •       | Ŭ    | •    | •                                       | Ŭ       | 2    | L-       | - | 16    | 1           | 1           | -           | _                       |
| Operation:  | (P0)  | ← (   | A)    |        |         |      |      |                                         |         |      |          |   |       | Grouping:   | Input/Outp  | ut operatio | n                       |
|             | . ,   |       |       |        |         |      |      |                                         |         |      |          |   |       | Description |             |             | s of register A to port |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       |             | P0.         |             |                         |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       |             |             |             |                         |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       |             |             |             |                         |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       |             |             |             |                         |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       |             |             |             |                         |
| OP1A (Out   |       | ort   | D1    | fror   | <u></u> | 0011 | mul  | ntor)                                   | <u></u> |      |          |   |       |             |             |             |                         |
| Instruction | D9    |       | ГІ    | 1101   | ΠA      | ccu  | muia | alor                                    | )       | D0   |          |   |       | Number of   | Number of   | Flag CY     | Skip condition          |
| code        | 1     | 0     | 0     | 0      | 1       | 0    | 0    | 0                                       | 0       | 1    | 2        | 2 | 1     | words       | cycles      | Flag C f    | Skip condition          |
|             | L'    | 0     | 0     | 0      | 1       | 0    | 0    | 0                                       | 0       | 2    | 2        | 2 | 16    | 1           | 1           | -           | _                       |
| Operation:  | (P1)  | ( → ( | (A)   |        |         |      |      |                                         |         |      |          |   |       | Grouping:   | Input/Outp  | ut operatio | n                       |
| -           |       |       |       |        |         |      |      |                                         |         |      |          |   |       | Description |             |             | s of register A to port |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       |             | P1.         |             |                         |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       |             |             |             |                         |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       |             |             |             |                         |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       |             |             |             |                         |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       |             |             |             |                         |
|             |       |       |       |        |         |      |      |                                         |         |      |          |   |       |             |             |             |                         |



| OP2A (Out   | put port P2 from Accumulator)                                                                      |                    |                                        |             |                         |
|-------------|----------------------------------------------------------------------------------------------------|--------------------|----------------------------------------|-------------|-------------------------|
| Instruction | D9 D0                                                                                              | Number of          | Number of                              | Flag CY     | Skip condition          |
| code        | 1 0 0 0 1 0 0 0 1 0 <sub>2</sub> 2 2 2 <sub>16</sub>                                               | words              | cycles                                 |             |                         |
|             |                                                                                                    | 1                  | 1                                      | -           | -                       |
| Operation:  | $(P2) \leftarrow (A)$                                                                              | Grouping:          | Input/Outp                             | ut operatio | n                       |
|             |                                                                                                    | Description        |                                        | ne content  | s of register A to port |
|             |                                                                                                    |                    | P2.                                    |             |                         |
|             |                                                                                                    |                    |                                        |             |                         |
|             |                                                                                                    |                    |                                        |             |                         |
|             |                                                                                                    |                    |                                        |             |                         |
|             |                                                                                                    |                    |                                        |             |                         |
|             | put port P3 from Accumulator)                                                                      |                    |                                        |             |                         |
| Instruction |                                                                                                    | Number of<br>words | Number of cycles                       | Flag CY     | Skip condition          |
| code        | 1       0       0       1       0       0       1       1       2       2       2       3       16 | 1                  | 1                                      | _           |                         |
|             |                                                                                                    |                    |                                        |             |                         |
| Operation:  | $(P3) \gets (A)$                                                                                   | Grouping:          | Input/Outp                             |             |                         |
|             |                                                                                                    | Description        | <ul> <li>Outputs th<br/>P3.</li> </ul> | ie content  | s of register A to port |
|             |                                                                                                    |                    | 1 0.                                   |             |                         |
|             |                                                                                                    |                    |                                        |             |                         |
|             |                                                                                                    |                    |                                        |             |                         |
|             |                                                                                                    |                    |                                        |             |                         |
|             | put port P4 from Accumulator)                                                                      |                    |                                        |             |                         |
| Instruction | D9 D0                                                                                              | Number of          | Number of                              | Flag CY     | Skip condition          |
| code        |                                                                                                    | words              | cycles                                 | 1.09.01     |                         |
|             |                                                                                                    | 1                  | 1                                      | -           | _                       |
| Operation:  | $(P4) \leftarrow (A)$                                                                              | Grouping:          | Input/Outp                             | ut operatio | n                       |
| oporation   |                                                                                                    |                    |                                        |             | s of register A to port |
|             |                                                                                                    |                    | P4.                                    |             |                         |
|             |                                                                                                    |                    |                                        |             |                         |
|             |                                                                                                    |                    |                                        |             |                         |
|             |                                                                                                    |                    |                                        |             |                         |
|             |                                                                                                    |                    |                                        |             |                         |
|             | OR between accumulator and memory)                                                                 | 1                  |                                        | ,           |                         |
| Instruction | D9 D0                                                                                              | Number of<br>words | Number of cycles                       | Flag CY     | Skip condition          |
| code        | 0 0 0 0 1 1 0 0 1 2 0 1 9 16                                                                       | 1                  | 1                                      | _           |                         |
|             |                                                                                                    |                    |                                        |             |                         |
| Operation:  | $(A) \leftarrow (A) \text{ OR } (M(DP))$                                                           | Grouping:          | Arithmetic                             |             | tion between the con-   |
|             |                                                                                                    | Description        |                                        |             | and the contents of     |
|             |                                                                                                    |                    |                                        |             | e result in register A. |
|             |                                                                                                    |                    |                                        |             |                         |
|             |                                                                                                    |                    |                                        |             |                         |
|             |                                                                                                    |                    |                                        |             |                         |
|             |                                                                                                    |                    |                                        |             |                         |



| POF (Powe   | er OF  | -f1)         |       |       |      |       |        |     |   |    |        |   |          |     |      |                 |                  |            |                                                      |
|-------------|--------|--------------|-------|-------|------|-------|--------|-----|---|----|--------|---|----------|-----|------|-----------------|------------------|------------|------------------------------------------------------|
| Instruction | D9     |              |       |       |      |       |        |     |   | Do | )      |   |          |     |      | Number of       | Number of        | Flag CY    | Skip condition                                       |
| code        | 0      | 0            | 0     | 0     | 0    | 0     | 0      | 0   | 1 | 0  | ],     | 0 | 0        | ) 2 | 2 16 | words           | cycles           |            |                                                      |
|             |        |              |       |       |      |       |        |     |   |    |        | L |          |     |      | 1               | 1                | -          | -                                                    |
| Operation:  | Trar   | sitio        | n to  | clock | ope  | erati | ing mo | ode |   |    |        |   |          |     |      | Grouping:       | Other oper       | ration     |                                                      |
| operation   | mai    | 101110       | 11 10 | 01001 | ope  | Jiuti | ing in | Juc |   |    |        |   |          |     |      | Description     |                  |            | ock operating state by                               |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      |                 |                  |            | struction after execut-                              |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      |                 | ing the EP       | OF instruc | tion.                                                |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      | Note:           |                  |            | n is not executed before                             |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      |                 |                  |            | tion, this instruction is                            |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      |                 | equivalent       | to the NOP | instruction.                                         |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      |                 |                  |            |                                                      |
| POF2 (Pow   |        | Ff2          | )     |       |      |       |        |     |   |    |        |   |          |     |      | 1               |                  | I          |                                                      |
| Instruction | D9     |              |       |       |      |       |        |     |   | Do |        |   |          |     | _    | Number of words | Number of cycles | Flag CY    | Skip condition                                       |
| code        | 0      | 0            | 0     | 0     | 0    | 0     | 1      | 0   | 0 | 0  | 2      | 0 | 0        | ) 8 | 316  | 1               | 1                | _          |                                                      |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      |                 | I I              | _          | -                                                    |
| Operation:  | Trar   | nsitic       | n to  | RAM   | lbad | ck-u  | p moo  | le  |   |    |        |   |          |     |      | Grouping:       | Other oper       | ration     |                                                      |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      | Description     |                  | -          | RAM back-up state by                                 |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      |                 | -                |            | 2 instruction after ex-                              |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      | Note:           | ecuting the      |            | struction.                                           |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      | Note.           |                  |            | tion, this instruction is                            |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      |                 |                  |            | instruction.                                         |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      |                 |                  |            |                                                      |
| RAR (Rotat  |        |              | nula  | tor   | Dia  | ht)   |        |     |   |    |        |   |          |     |      |                 |                  |            |                                                      |
| Instruction |        | Jui          | iiuic |       | Ng   | 11()  |        |     |   | Do |        |   |          |     |      | Number of       | Number of        | Flag CY    | Skip condition                                       |
| code        | 0      | 0            | 0     | 0     | 0    | 1     | 1      | 1   | 0 | 1  | ,<br>7 | 0 | 1        |     | 5    | words           | cycles           | i lag O i  | Skip condition                                       |
|             | 0      | 0            | 0     | 0     | 0    | '     | •      | •   | 0 |    | 2      | 0 | <u> </u> |     | 16   | 1               | 1                | 0/1        | _                                                    |
|             |        |              | _     |       |      | _     |        |     |   |    |        |   |          |     |      |                 |                  |            |                                                      |
| Operation:  |        | ⊢ <u> </u> C | Y]→   | АзАа  | 2A1A |       |        |     |   |    |        |   |          |     |      | Grouping:       | Arithmetic       |            |                                                      |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      | Description     |                  |            | ontents of register A in-<br>of carry flag CY to the |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      |                 | right.           | contents   | or carry hag of to the                               |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      |                 |                  |            |                                                      |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      |                 |                  |            |                                                      |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      |                 |                  |            |                                                      |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      |                 |                  |            |                                                      |
| RB j (Rese  | t Bit) |              |       |       |      |       |        |     |   |    |        |   |          |     |      |                 |                  |            |                                                      |
| Instruction | D9     |              |       |       |      |       |        |     |   | Do | )      |   |          |     |      | Number of       | Number of        | Flag CY    | Skip condition                                       |
| code        | 0      | 0            | 0     | 1     | 0    | 0     | 1      | 1   | j | j  |        | 0 | 4        | +   | −j16 | words           | cycles           |            |                                                      |
|             |        |              |       |       |      |       |        |     |   |    |        |   | -        |     | 1 10 | 1               | 1                | -          | -                                                    |
| Operation:  | (Mj(   |              | ← 0   | )     |      |       |        |     |   |    |        |   |          |     |      | Grouping:       | Bit operation    |            |                                                      |
| oporationi  | j = 0  |              |       |       |      |       |        |     |   |    |        |   |          |     |      | Description     |                  |            | ts of bit j (bit specified                           |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      |                 | . ,              |            | e immediate field) of                                |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      |                 | M(DP).           | ,          | ,                                                    |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      |                 |                  |            |                                                      |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      |                 |                  |            |                                                      |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      |                 |                  |            |                                                      |
|             |        |              |       |       |      |       |        |     |   |    |        |   |          |     |      |                 |                  |            |                                                      |



| RBK (Rese        | et Ba | <u>ink f</u>           | lag) |        |        |         |        |                       |          |   |   |   |     |                          |                                      |                           |                                                                  |
|------------------|-------|------------------------|------|--------|--------|---------|--------|-----------------------|----------|---|---|---|-----|--------------------------|--------------------------------------|---------------------------|------------------------------------------------------------------|
| Instruction      | D9    |                        |      |        |        |         |        | D0                    |          |   |   |   |     | Number of                | Number of                            | Flag CY                   | Skip condition                                                   |
| code             | 0     | 0                      | 0    | 1 (    | ) 0    | 0       | 0 0    | 0                     |          | 0 | 4 | 0 | 16  | words                    | cycles                               |                           |                                                                  |
|                  | L     |                        |      | I      |        |         |        | -                     | ⊥ Z      | L |   |   | 10  | 1                        | 1                                    | -                         | -                                                                |
| Operation:       | Wh    | en T/                  | ABP  | p inst | uction | ı is ex | ecuted | . P6 4                | (<br>- ( | 0 |   |   |     | Grouping:                | Other oper                           | ration                    |                                                                  |
|                  |       |                        |      |        |        |         |        | , ·                   |          |   |   |   |     | Description              | : Sets refer<br>when the T           | ring data a<br>FABP p ins | area to pages 0 to 63<br>truction is executed.<br>d in M34524M8. |
| RC (Reset        | Carı  | y fla                  | ag)  |        |        |         |        |                       |          |   |   |   |     |                          |                                      |                           |                                                                  |
| Instruction code | D9    | 0                      | 0    | 0 (    | ) 0    | 0       | 1 1    | D0                    | ]_       | 0 | 0 | 6 | 16  | Number of<br>words       | Number of<br>cycles                  | Flag CY                   | Skip condition                                                   |
|                  |       |                        |      |        |        |         |        |                       | 12       |   |   |   | 116 | 1                        | 1                                    | 0                         | _                                                                |
| Operation:       | (CY   | ) ←                    | 0    |        |        |         |        |                       |          |   |   |   |     | Grouping:                | Arithmetic                           | operation                 |                                                                  |
|                  |       |                        |      |        |        |         |        |                       |          |   |   |   |     | Description              | : Clears (0)                         | to carry fla              | g CY.                                                            |
| RCP (Rese        | t Po  | rt C                   | )    |        |        |         |        |                       |          |   |   |   |     |                          |                                      |                           |                                                                  |
| Instruction code | D9    | 0                      | 1    | 0 (    | ) 0    | 1       | 1 0    | D0                    | ]_       | 2 | 8 | С | 16  | Number of<br>words       | Number of<br>cycles                  | Flag CY                   | Skip condition                                                   |
|                  |       |                        |      |        |        |         |        |                       | 12       |   |   |   | 116 | 1                        | 1                                    | -                         | _                                                                |
| Operation:       | (C)   | ← 0                    |      |        |        |         |        |                       |          |   |   |   |     | Grouping:                | Input/Outp                           |                           | 'n                                                               |
|                  |       |                        |      |        |        |         |        |                       |          |   |   |   |     | Description              | : Clears (0)                         |                           |                                                                  |
| RD (Reset        |       | DS                     | pec  | ITIED  | by re  | giste   | er Y)  | <b>D</b> <sub>0</sub> |          |   |   |   |     | Number of                | Ni, wala an af                       |                           | Olvin condition                                                  |
| Instruction code | D9    | 0                      | 0    | 0 0    | ) 1    | 0       | 1 0    | D0                    | ]_       | 0 | 1 | 4 |     | Number of<br>words       | Number of<br>cycles                  | Flag CY                   | Skip condition                                                   |
|                  |       |                        | -    | -      |        | 1-1     |        |                       | 12       |   |   | - | 16  | 1                        | 1                                    | -                         | _                                                                |
| Operation:       | Hov   | Y)) ←<br>weve<br>= 0 t | r,   |        |        |         |        |                       |          |   |   |   |     | Grouping:<br>Description | Input/Outp<br>Clears (0)<br>ister Y. |                           | n<br>oort D specified by reg-                                    |
|                  |       |                        |      |        |        |         |        |                       |          |   |   |   |     |                          |                                      |                           |                                                                  |



| RT (ReTurr  | n fron | ท รเ          | ubro | outir | ne) |    |     |          |   |    |   |   |   |   |            |                    |                                       |             |                            |
|-------------|--------|---------------|------|-------|-----|----|-----|----------|---|----|---|---|---|---|------------|--------------------|---------------------------------------|-------------|----------------------------|
| Instruction | D9     |               |      |       |     |    |     |          |   | D  | 0 |   |   |   |            | Number of          | Number of                             | Flag CY     | Skip condition             |
| code        | 0      | 0             | 0    | 1     | 0   | 0  | 0   | 1        | 0 | 0  |   | 0 | 4 | 4 |            | words              | cycles                                |             | -                          |
|             |        | -             | -    | -     | •   | •  | -   | <u> </u> | - |    | 2 |   | · |   | 16         | 1                  | 2                                     | -           | -                          |
| Operation:  | (PC)   | ( → 1         | SK   | SP))  |     |    |     |          |   |    |   |   |   |   |            | Grouping:          | Return ope                            | ration      |                            |
|             | (SP)   |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    |                                       |             | outine to the routine      |
|             | ( )    |               | ,    |       |     |    |     |          |   |    |   |   |   |   |            | Description        | called the                            |             |                            |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    |                                       | oubroutino  | •                          |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    |                                       |             |                            |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    |                                       |             |                            |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    |                                       |             |                            |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    |                                       |             |                            |
| RTI (ReTur  | n froi | m li          | otor | runt  | •)  |    |     |          |   |    |   |   |   |   |            |                    |                                       |             |                            |
| Instruction |        |               | itei | rupi  | )   |    |     |          |   | _  | 0 |   |   |   |            | Number of          | Number of                             |             | Chip condition             |
|             | D9     |               |      |       |     |    |     | 1        |   | D  |   |   | - |   | _          | Number of<br>words | Number of<br>cycles                   | Flag CY     | Skip condition             |
| code        | 0      | 0             | 0    | 1     | 0   | 0  | 0   | 1        | 1 | 0  | 2 | 0 | 4 | 6 | 16         |                    | -                                     |             |                            |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            | 1                  | 1                                     | _           | -                          |
| Operation:  | (PC)   | $\rightarrow$ | (SK( | SP))  |     |    |     |          |   |    |   |   |   |   |            | Grouping:          | Return ope                            | eration     |                            |
|             | (SP)   | $\leftarrow$  | (SP) | - 1   |     |    |     |          |   |    |   |   |   |   |            | Description        | : Returns fr                          | rom interro | upt service routine to     |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    | main routir                           | ne.         |                            |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    | Returns ea                            | ach value o | f data pointer (X, Y, Z),  |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    |                                       |             | s, NOP mode status by      |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    |                                       |             | ption of the LA/LXY in-    |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    |                                       |             | and register B to the      |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    | states just                           | before inte | errupt.                    |
| RTS (ReTu   | rn fro | om :          | sub  | rout  | ine | an | d S | kip      | ) |    |   |   |   |   |            |                    |                                       |             |                            |
| Instruction | D9     |               |      |       |     |    |     |          |   | D  | 0 |   |   |   |            | Number of          | Number of                             | Flag CY     | Skip condition             |
| code        | 0      | 0             | 0    | 1     | 0   | 0  | 0   | 1        | 0 | 1  |   | 0 | 4 | 5 | ;          | words              | cycles                                | J J         | •                          |
|             |        | •             | •    | •     | •   | •  | Ů   | ·        | - | 1. | 2 | Ľ |   |   | 16         | 1                  | 2                                     | -           | Skip at uncondition        |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    |                                       | ļ           |                            |
| Operation:  | (PC)   |               |      |       |     |    |     |          |   |    |   |   |   |   |            | Grouping:          | Return ope                            |             |                            |
|             | (SP)   | ← (           | (SP) | - 1   |     |    |     |          |   |    |   |   |   |   |            | Description        |                                       |             | butine to the routine      |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    | struction a                           |             | , and skips the next in-   |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    | Struction a                           |             | 011.                       |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    |                                       |             |                            |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    |                                       |             |                            |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    |                                       |             |                            |
|             | :4)    |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    |                                       |             |                            |
| SB j (Set B |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            | Number             | Number of                             |             |                            |
| Instruction | D9     |               |      |       |     |    |     | 1        |   | D  | 0 | _ |   |   | <b>`</b> ] | Number of<br>words | Number of<br>cycles                   | Flag CY     | Skip condition             |
| code        | 0      | 0             | 0    | 1     | 0   | 1  | 1   | 1        | j | j  | 2 | 0 | 5 | + | )<br>j     |                    | -                                     |             |                            |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            | 1                  | 1                                     | -           | -                          |
| Operation:  | (Mj(I  | DP))          | ← 1  | I     |     |    |     |          |   |    |   |   |   |   |            | Grouping:          | Bit operation                         | on          |                            |
| -p          | j = 0  |               |      |       |     |    |     |          |   |    |   |   |   |   |            | Description        |                                       |             | of bit j (bit specified by |
|             | , -    |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    |                                       |             | ediate field) of M(DP).    |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    | · · · · · · · · · · · · · · · · · · · |             |                            |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    |                                       |             |                            |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    |                                       |             |                            |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    |                                       |             |                            |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            |                    |                                       |             |                            |
|             |        |               |      |       |     |    |     |          |   |    |   |   |   |   |            | 1                  |                                       |             |                            |



| SBK (Set B          | Bank flag)                                             |                          |                                       |                          |                                                                                              |
|---------------------|--------------------------------------------------------|--------------------------|---------------------------------------|--------------------------|----------------------------------------------------------------------------------------------|
| Instruction         | D9 D0                                                  | Number of                | Number of                             | Flag CY                  | Skip condition                                                                               |
| code                | 0 0 0 1 0 0 0 0 0 1 2 0 4 1 16                         | words                    | cycles<br>1                           | _                        |                                                                                              |
|                     |                                                        |                          |                                       |                          |                                                                                              |
| Operation:          | When TABP p instruction is executed, $P6 \leftarrow 1$ | Grouping:                | Other oper                            |                          |                                                                                              |
|                     |                                                        | Note: This in            | when the T<br>struction can           | ABP p inst<br>not be use | rea to pages 64 to 127<br>truction is executed.<br>d in M34524M8.<br>area is pages 64 to 95. |
| SC (Set Ca          | rry flag)                                              |                          |                                       |                          |                                                                                              |
| Instruction<br>code | D9 D0                                                  | Number of<br>words       | Number of cycles                      | Flag CY                  | Skip condition                                                                               |
|                     | 0 0 0 0 0 0 0 1 1 1 2 0 0 7 16                         | 1                        | 1                                     | 1                        | -                                                                                            |
| Operation:          | $(CY) \leftarrow 1$                                    | Grouping:                | Arithmetic                            | operation                |                                                                                              |
|                     |                                                        | Description              | : Sets (1) to                         | carry flag               | CY.                                                                                          |
| SCP (Set P          | Port C)                                                |                          |                                       |                          |                                                                                              |
| Instruction code    | D9 D0<br>1 0 1 0 0 0 1 1 0 1 2 8 D 16                  | Number of<br>words       | Number of cycles                      | Flag CY                  | Skip condition                                                                               |
|                     |                                                        | 1                        | 1                                     | -                        | -                                                                                            |
| Operation:          | (C) ← 1                                                | Grouping:                | Input/Outp                            |                          | n                                                                                            |
|                     |                                                        | Description              | : Sets (1) to                         | port C.                  |                                                                                              |
| <u> </u>            | rt D specified by register Y)                          |                          |                                       |                          |                                                                                              |
| Instruction code    | D9 D0<br>0 0 0 0 0 1 0 1 0 1 0 1 5 16                  | Number of<br>words       | Number of<br>cycles                   | Flag CY                  | Skip condition                                                                               |
|                     |                                                        | 1                        | 1                                     | -                        | _                                                                                            |
| Operation:          | (D(Y)) ← 1<br>(Y) = 0 to 9                             | Grouping:<br>Description | Input/Outp<br>: Sets (1) to<br>ter Y. |                          | n<br>rt D specified by regis-                                                                |
|                     |                                                        |                          |                                       |                          |                                                                                              |



|                  | -                                                                                                                                           |                          |                                                           |                                                                                    |                                                                                                                                               |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| SEA n (Ski       | p Equal, Accumulator with immediate data n)                                                                                                 |                          |                                                           |                                                                                    |                                                                                                                                               |
| Instruction code |                                                                                                                                             | Number of<br>words       | Number of cycles                                          | Flag CY                                                                            | Skip condition                                                                                                                                |
|                  |                                                                                                                                             | 2                        | 2                                                         | -                                                                                  | (A) = n                                                                                                                                       |
|                  | 0 0 0 1 1 1 n n n n <sub>2</sub> 0 7 n <sub>16</sub>                                                                                        | Grouping:                | Compariso                                                 | n operatio                                                                         | n                                                                                                                                             |
| Operation:       | (A) = n ?<br>n = 0 to 15                                                                                                                    |                          | tents of rec<br>the immedi<br>Executes th                 | gister A is<br>ate field.<br>he next ins<br>jister A is r                          | uction when the con-<br>equal to the value n in<br>struction when the con-<br>not equal to the value n<br>l.                                  |
| SEAM (Ski        | p Equal, Accumulator with Memory)                                                                                                           |                          |                                                           |                                                                                    |                                                                                                                                               |
| Instruction code | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                       | Number of<br>words       | Number of cycles                                          | Flag CY                                                                            | Skip condition                                                                                                                                |
|                  |                                                                                                                                             | 1                        | 1                                                         | -                                                                                  | (A) = (M(DP))                                                                                                                                 |
| Operation:       | (A) = (M(DP)) ?                                                                                                                             | Grouping:                | Compariso                                                 | n operatio                                                                         | n                                                                                                                                             |
|                  |                                                                                                                                             | Description              | tents of reg<br>M(DP).<br>Executes tl                     | jisterAise<br>he next ins<br>egisterA                                              | uction when the con-<br>equal to the contents of<br>struction when the con-<br>is not equal to the                                            |
| SNZ0 (Skip       | o if Non Zero condition of external 0 interrupt reques                                                                                      | t flag)                  |                                                           |                                                                                    |                                                                                                                                               |
| Instruction      | D9 D0                                                                                                                                       | Number of                | Number of                                                 | Flag CY                                                                            | Skip condition                                                                                                                                |
| code             | 0 0 0 0 1 1 1 0 0 0 2 0 3 8 16                                                                                                              | words<br>1               | cycles<br>1                                               | _                                                                                  | V10 = 0: (EXF0) = 1                                                                                                                           |
| Operation:       | V10 = 0: (EXF0) = 1 ?<br>After skipping, (EXF0) $\leftarrow$ 0<br>V10 = 1: SNZ0 = NOP<br>(V10 : bit 0 of the interrupt control register V1) | Grouping:<br>Description | when exter<br>is "1." After<br>flag. Wher<br>the next ins | = 0 : Skip<br>rnal 0 inter<br>r skipping,<br>n the EXF<br>struction.<br>= 1 : This | os the next instruction<br>rupt request flag EXF0<br>clears (0) to the EXF0<br>0 flag is "0," executes<br>s instruction is equiva-<br>uction. |
| SNZ1 (Skip       | o if Non Zero condition of external 1 interrupt reques                                                                                      | t flag)                  |                                                           |                                                                                    |                                                                                                                                               |
| Instruction code | D9 D0 D0 0 0 1 1 1 0 0 1 0 3 9                                                                                                              | Number of<br>words       | Number of cycles                                          | Flag CY                                                                            | Skip condition                                                                                                                                |
|                  |                                                                                                                                             | 1                        | 1                                                         | -                                                                                  | V11 = 0: (EXF1) = 1                                                                                                                           |
| Operation:       | V11 = 0: (EXF1) = 1 ?<br>After skipping, (EXF1) $\leftarrow$ 0<br>V11 = 1: SNZ1 = NOP<br>(V11 : bit 1 of the interrupt control register V1) | Grouping:<br>Description | when exter<br>is "1." After<br>flag. When<br>the next ins | = 0 : Skip<br>rnal 1 inter<br>skipping,<br>n the EXF<br>struction.                 | os the next instruction<br>rupt request flag EXF1<br>clears (0) to the EXF1<br>1 flag is "0," executes<br>instruction is equiva-              |



lent to the NOP instruction.

| SNZAD (SI        | kip if Non Zero condition of A/D conversion completi  | on flag)           |                     |             |                                                   |
|------------------|-------------------------------------------------------|--------------------|---------------------|-------------|---------------------------------------------------|
| Instruction code | D9 D0<br>1 0 1 0 0 0 0 1 1 1 2 8 7 16                 | Number of<br>words | Number of<br>cycles | Flag CY     | Skip condition                                    |
|                  |                                                       | 1                  | 1                   | -           | V22 = 0: (ADF) = 1                                |
| Operation:       | V22 = 0: (ADF) = 1 ?                                  | Grouping:          | A/D conver          | rsion opera | ation                                             |
|                  | After skipping, (ADF) $\leftarrow$ 0                  | Description        | : When V22          | = 0 : Skip  | os the next instruction                           |
|                  | V22 = 1: SNZAD = NOP                                  |                    | when A/D            | conversio   | n completion flag ADF                             |
|                  | (V22 : bit 2 of the interrupt control register V2)    |                    |                     |             | , clears (0) to the ADF                           |
|                  |                                                       |                    | flag. When          | the ADF f   | lag is "0," executes the                          |
|                  |                                                       |                    | next instrue        |             |                                                   |
|                  |                                                       |                    |                     |             | instruction is equiva-                            |
|                  |                                                       |                    | lent to the         | NOP instri  | uction.                                           |
| SNZIO (Ski       | p if Non Zero condition of external 0 Interrupt input | pin)               |                     |             |                                                   |
| Instruction      |                                                       | Number of          | Number of           | Flag CY     | Skip condition                                    |
| code             | 0 0 0 0 1 1 1 0 1 0 <sub>2</sub> 0 3 A <sub>16</sub>  | words              | cycles              |             |                                                   |
|                  |                                                       | 1                  | 1                   | -           | l12 = 0 : (INT0) = "L"<br>l12 = 1 : (INT0) = "H"  |
| Operation:       | I12 = 0 : (INT0) = "L" ?                              | Grouping:          | Interrupt op        | peration    |                                                   |
|                  | 112 = 1 : (INT0) = "H" ?                              | Description        |                     | •           | s the next instruction                            |
|                  | (I12 : bit 2 of the interrupt control register I1)    |                    |                     |             | T0 pin is "L." Executes                           |
|                  |                                                       |                    |                     | struction v | when the level of INT0                            |
|                  |                                                       |                    | pin is "H."         |             | s the next instruction                            |
|                  |                                                       |                    |                     | •           | Γ0 pin is "H." Executes                           |
|                  |                                                       |                    |                     |             | when the level of INT0                            |
|                  |                                                       |                    | pin is "L."         |             |                                                   |
| SNZI1 (Ski       | p if Non Zero condition of external 1 Interrupt input | pin)               |                     |             |                                                   |
| Instruction      | D9 D0                                                 | Number of          | Number of           | Flag CY     | Skip condition                                    |
| code             | 0 0 0 0 1 1 1 0 1 1 <sub>2</sub> 0 3 B <sub>16</sub>  | words              | cycles              |             |                                                   |
|                  |                                                       | 1                  | 1                   | -           | I22 = 0 : (INT1) = "L"<br>I22 = 1 : (INT1) = "H"  |
| Operation:       | I22 = 0 : (INT1) = "L" ?                              | Grouping:          | Interrupt op        | peration    | · · · · · · · · · · · · · · · · · · ·             |
|                  | I22 = 1 : (INT1) = "H" ?                              | Description        |                     |             | s the next instruction                            |
|                  | (I22 : bit 2 of the interrupt control register I2)    |                    |                     |             | T1 pin is "L." Executes                           |
|                  |                                                       |                    |                     | struction v | when the level of INT1                            |
|                  |                                                       |                    | pin is "H."         |             | a the part instruction                            |
|                  |                                                       |                    |                     |             | s the next instruction<br>[1 pin is "H." Executes |
|                  |                                                       |                    |                     |             | when the level of INT1                            |
|                  |                                                       |                    | pin is "L."         | on donom    |                                                   |
| SNZP (Skip       | o if Non Zero condition of Power down flag)           |                    |                     |             |                                                   |
| Instruction      |                                                       | Number of<br>words | Number of cycles    | Flag CY     | Skip condition                                    |
| code             | 0 0 0 0 0 0 0 0 1 1 2 0 0 3 16                        | 1                  | 1                   | _           | (P) = 1                                           |
|                  |                                                       |                    |                     |             | (1) = 1                                           |
| Operation:       | (P) = 1 ?                                             | Grouping:          | Other oper          | ation       |                                                   |
|                  |                                                       | Description        |                     | ext instruc | ction when the P flag is                          |
|                  |                                                       |                    | "1".                |             |                                                   |
|                  |                                                       |                    |                     | ping, the   | P flag remains un-                                |
|                  |                                                       |                    | changed.            |             |                                                   |
|                  |                                                       |                    |                     | ine next i  | nstruction when the P                             |
|                  |                                                       |                    | flag is "0."        |             |                                                   |
|                  |                                                       |                    |                     |             |                                                   |



| SNZSI (Ski  | p if N  | Von   | Zer    | o co               | ndit              | tior | n of S | Sei  | rial     | I/c | o in       | terru | upt | rec | ques | t flag)     |              |             |                          |
|-------------|---------|-------|--------|--------------------|-------------------|------|--------|------|----------|-----|------------|-------|-----|-----|------|-------------|--------------|-------------|--------------------------|
| Instruction | D9      |       |        |                    | -                 |      |        |      |          | D   | <b>)</b> 0 |       | -   |     |      | Number of   | Number of    | Flag CY     | Skip condition           |
| code        | 1       | 0     | 1      | 0 0                | ) (               | 0    | 1      | 0    | 0        | 0   | )          | 2     | 8   | 8   |      | words       | cycles       |             |                          |
|             | Ľ       | •     |        | <u> </u>           |                   | •    | •      | •    | <u> </u> |     | 2          |       | -   |     | 16   | 1           | 1            | -           | V23 = 0: (SIOF) = 1      |
| Operation:  | V23     | = 0:  | (SIC   | <b>PF)</b> = 1     | ?                 |      |        |      |          |     |            |       |     |     |      | Grouping:   | Serial I/O o | peration    |                          |
| •           |         |       |        | ,<br>(SIC          |                   | ← C  | )      |      |          |     |            |       |     |     |      | Description |              | -           | os the next instruction  |
|             |         |       |        | SI = 1             |                   |      |        |      |          |     |            |       |     |     |      | ••••        |              |             | rupt request flag SIOF   |
|             | (V23    | 3 = b | it 3 o | f inter            | rupt              | co   | ntrol  | regi | ster     | r V | 2)         |       |     |     |      |             |              |             | clears (0) to the SIOF   |
|             |         |       |        |                    | ·                 |      |        | 0    |          |     | ,          |       |     |     |      |             |              |             | flag is "0," executes    |
|             |         |       |        |                    |                   |      |        |      |          |     |            |       |     |     |      |             | the next in  | struction.  | -                        |
|             |         |       |        |                    |                   |      |        |      |          |     |            |       |     |     |      |             | When V23     | = 1 : This  | instruction is equiva-   |
|             |         |       |        |                    |                   |      |        |      |          |     |            |       |     |     |      |             | lent to the  | NOP instru  | uction.                  |
| SNZT1 (Sk   | ip if   | Non   | Ze     | ro co              | ndi               | tio  | n of   | Tin  | ner      | · 1 | inte       | erru  | pt  | req | uest | flag)       |              |             |                          |
| Instruction | D9      |       |        |                    |                   |      |        |      |          |     | 00         |       |     |     |      | Number of   | Number of    | Flag CY     | Skip condition           |
| code        | 1       | 0     | 1      | 0 (                |                   | 0    | 0      | 0    | 0        | 0   | 2          | 2     | 8   | 0   |      | words       | cycles       | Ū           |                          |
|             | L'      | 0     |        | •                  | <u> </u>          | •    | 0      | 0    | 0        |     | 2          | 2     |     |     | 16   | 1           | 1            | -           | V12 = 0: (T1F) = 1       |
| Operation:  | V12     | = 0:  | (T1F   | <sup>-</sup> ) = 1 | ?                 |      |        |      |          |     |            |       |     |     |      | Grouping:   | Timer oper   | ation       |                          |
|             | Afte    | r ski | pping  | g, (T1             | =) ←              | - 0  |        |      |          |     |            |       |     |     |      | Description | : When V12   | = 0 : Ski   | os the next instruction  |
|             | V12     | = 1:  | SNZ    | ZT1 =              | NOF               | Ρ    |        |      |          |     |            |       |     |     |      |             | when time    | r 1 interru | pt request flag T1F is   |
|             | (V1:    | 2 = b | it 2 c | of inter           | rupt              | t co | ntrol  | reg  | iste     | r V | /1)        |       |     |     |      |             | "1." After   | skipping,   | clears (0) to the T1F    |
|             |         |       |        |                    |                   |      |        |      |          |     |            |       |     |     |      |             | flag. Wher   | the T1F f   | lag is "0," executes the |
|             |         |       |        |                    |                   |      |        |      |          |     |            |       |     |     |      |             | next instru  |             |                          |
|             |         |       |        |                    |                   |      |        |      |          |     |            |       |     |     |      |             |              |             | s instruction is equiva- |
|             |         |       |        |                    |                   |      |        |      |          |     |            |       |     |     |      |             | lent to the  | NOP instru  | uction.                  |
| SNZT2 (Sk   | ip if l | Non   | Ze     | ro co              | ndi               | tio  | n of   | Tin  | ner      | · 2 | inte       | erru  | pt  | req | uest | flag)       |              |             |                          |
| Instruction | D9      |       |        |                    |                   |      |        |      |          | D   | 0          |       |     |     |      | Number of   | Number of    | Flag CY     | Skip condition           |
| code        | 1       | 0     | 1      | 0 (                | ) (               | 0    | 0      | 0    | 0        | 1   | 1          | 2     | 8   | 1   | 16   | words       | cycles       |             |                          |
|             | L       |       |        |                    |                   |      |        |      |          | -   | 2          |       |     |     | 10   | 1           | 1            | -           | V13 = 0: (T2F) = 1       |
| Operation:  | V13     | = 0:  | (T2F   | =) = 1             | ?                 |      |        |      |          |     |            |       |     |     |      | Grouping:   | Timer opei   | ation       |                          |
| -           | Afte    | r ski | pping  | g, (T2             | <del>.</del> =) ← | - 0  |        |      |          |     |            |       |     |     |      | Description | : When V13   | = 0 : Ski   | os the next instruction  |
|             | V13     | = 1:  | SNZ    | ZT2 =              | NOF               | Ρ    |        |      |          |     |            |       |     |     |      |             | when time    | r 2 interru | pt request flag T2F is   |
|             | (V1:    | 3 = b | it 3 c | of inter           | rupt              | t co | ntrol  | reg  | iste     | r V | /1)        |       |     |     |      |             | "1." After   | skipping,   | clears (0) to the T2F    |
|             |         |       |        |                    |                   |      |        |      |          |     |            |       |     |     |      |             | flag. Wher   | the T2F f   | lag is "0," executes the |
|             |         |       |        |                    |                   |      |        |      |          |     |            |       |     |     |      |             | next instru  |             |                          |
|             |         |       |        |                    |                   |      |        |      |          |     |            |       |     |     |      |             |              |             | instruction is equiva-   |
|             |         |       |        |                    |                   |      |        |      |          |     |            |       |     |     |      |             | lent to the  | NOP instru  | uction.                  |
| SNZT3 (Sk   | ip if l | Non   | Ze     | ro co              | ndi               | tio  | n of   | Tin  | ner      | · 3 | inte       | erru  | pt  | req | uest | flag)       |              |             |                          |
| Instruction | D9      |       |        |                    |                   |      |        |      |          | D   | 0          |       |     |     |      | Number of   | Number of    | Flag CY     | Skip condition           |
| code        | 1       | 0     | 1      | 0 0                | )   (             | 0    | 0      | 0    | 1        | 0   | ן נ        | 2     | 8   | 2   | 16   | words       | cycles       |             |                          |
|             | L       |       |        |                    |                   |      |        |      |          |     | 2          |       |     |     |      | 1           | 1            | -           | V20 = 0: (T3F) = 1       |
| Operation:  | V20     | = 0:  | (T3F   | <sup>=</sup> ) = 1 | ?                 |      |        |      |          |     |            |       |     |     |      | Grouping:   | Timer oper   | ation       |                          |
|             | Afte    | r ski | pping  | g, (T3             | =) ←              | - 0  |        |      |          |     |            |       |     |     |      | Description | : When V20   | = 0 : Ski   | os the next instruction  |
|             | V20     | = 1:  | SNZ    | ZT3 =              | NOF               | Ρ    |        |      |          |     |            |       |     |     |      |             | when time    | r 3 interru | pt request flag T3F is   |
|             | (V2     | 0 = b | it 0 c | of inter           | rupt              | t co | ntrol  | reg  | iste     | r V | /2)        |       |     |     |      |             | "1." After   | skipping,   | clears (0) to the T3F    |
|             |         |       |        |                    |                   |      |        |      |          |     |            |       |     |     |      |             | -            |             | lag is "0," executes the |
|             |         |       |        |                    |                   |      |        |      |          |     |            |       |     |     |      |             | next instru  | ction.      |                          |
|             |         |       |        |                    |                   |      |        |      |          |     |            |       |     |     |      |             |              |             | s instruction is equiva- |
|             |         |       |        |                    |                   |      |        |      |          |     |            |       |     |     |      |             | lent to the  | NOP instru  | uction.                  |
|             |         |       |        |                    |                   |      |        |      |          |     |            |       |     |     |      |             |              |             |                          |



| MACHINE | INSTRUCTIONS | (INDEX BY | ALPHABET) | (continued) |
|---------|--------------|-----------|-----------|-------------|
|         |              |           |           | (oominaca)  |

| SNZT4 (Skip if Non Zero condition of Timer 4 inerrupt request fl |          |        |        |              |        |        |       |          |         |        |        |            | flag)       |             |              |                                                  |
|------------------------------------------------------------------|----------|--------|--------|--------------|--------|--------|-------|----------|---------|--------|--------|------------|-------------|-------------|--------------|--------------------------------------------------|
| Instruction                                                      | D9       |        |        |              |        |        |       |          | D0      |        |        |            | Number of   | Number of   | Flag CY      | Skip condition                                   |
| code                                                             | 1        | 0      | 1      | 0 0          | 0      | 0      | 0 .   | 1        | 1       | 2      | 8      | 3 16       | words       | cycles      |              |                                                  |
|                                                                  |          |        |        |              |        |        |       |          | 12      |        | -      | <b>1</b> 6 | 1           | 1           | -            | V23 = 0: (T4F) = 1                               |
| Operation:                                                       | V23 =    | = 0:   | (T4F)  | ) = 1 ?      |        |        |       |          |         |        |        |            | Grouping:   | Timer ope   | ration       |                                                  |
|                                                                  |          |        |        | ,<br>, (T4F) |        | 1      |       |          |         |        |        |            | Description |             |              | os the next instruction                          |
|                                                                  |          |        |        | Γ4 = N       |        |        |       |          |         |        |        |            |             |             |              | pt request flag T4F is                           |
|                                                                  | (V23     | = bi   | t 3 of | interr       | upt c  | ontrol | regis | ter      | V2)     |        |        |            |             |             |              | clears (0) to the T4F                            |
|                                                                  | ,        |        |        |              | •      |        | 0     |          | ,       |        |        |            |             |             |              | lag is "0," executes the                         |
|                                                                  |          |        |        |              |        |        |       |          |         |        |        |            |             | next instru |              | 0                                                |
|                                                                  |          |        |        |              |        |        |       |          |         |        |        |            |             | When V23    | 3 = 1 : This | s instruction is equiva-                         |
|                                                                  |          |        |        |              |        |        |       |          |         |        |        |            |             | lent to the | NOP instr    | uction.                                          |
| SNZT5 (Sk                                                        | ip if N  | lon    | Zer    | o con        | ditic  | n of   | Time  | ər       | 5 ine   | errup  | ot re  | quest      | lag)        |             |              |                                                  |
| Instruction                                                      | D9       |        |        |              |        |        |       |          | D0      |        |        | •          | Number of   | Number of   | Flag CY      | Skip condition                                   |
| code                                                             | 1        | 0      | 1      | 0 0          | 0      | 0      | 1 (   | <u>,</u> | 0       | 2      | 8      | 4 16       | words       | cycles      |              | ·                                                |
|                                                                  |          | 0      | ·   '  |              |        | 0      | -   ( | ,        | 2       | 2      | 0      | <b>1</b> 6 | 1           | 1           | -            | V21 = 0: (T5F) = 1                               |
| Operation:                                                       | V21 =    | = 0:   | (T5F)  | = 1 ?        |        |        |       |          |         |        |        |            | Grouping:   | Timer oper  | ration       |                                                  |
|                                                                  | After    | skip   | ping,  | (T5F)        | ← 0    |        |       |          |         |        |        |            | Description | : When V21  | = 0 : Skip   | os the next instruction                          |
|                                                                  | V21 =    | = 1: 3 | SNZI   | 5 = N        | OP     |        |       |          |         |        |        |            |             | when time   | er 5 interru | pt request flag T5F is                           |
|                                                                  | (V21     | = bit  | t 1 of | interru      | upt co | ontrol | egist | ter      | V2)     |        |        |            |             | "1." After  | skipping,    | clears (0) to the T5F                            |
|                                                                  |          |        |        |              |        |        |       |          |         |        |        |            |             | flag. When  | the T5F fl   | ag is "0," executes the                          |
|                                                                  |          |        |        |              |        |        |       |          |         |        |        |            |             | next instru |              |                                                  |
|                                                                  |          |        |        |              |        |        |       |          |         |        |        |            |             | When V21    | = 1 : This   | instruction is equiva-                           |
|                                                                  |          |        |        |              |        |        |       |          |         |        |        |            |             | lent to the | NOP instru   | uction.                                          |
| SST (Serial                                                      | l i/o tr | ans    | mis    | sion/i       | rece   | ption  | STa   | art      | )       |        |        |            |             |             |              |                                                  |
| Instruction                                                      | D9       |        |        |              |        | •      |       |          | ,<br>Do |        |        |            | Number of   | Number of   | Flag CY      | Skip condition                                   |
| code                                                             | 1        | 0      | 1      | 0 0          | 1      | 1      | 1 1   |          | 0       | 2      | 9      | E          | words       | cycles      | •            | •                                                |
|                                                                  |          | •      |        |              |        |        |       |          | 2       | L-     | 1      | 16         | 1           | 1           | -            | -                                                |
| Operation:                                                       | (SIO     | =) ←   | - 0    |              |        |        |       |          |         |        |        |            | Grouping:   | Serial I/O  | operation    |                                                  |
| -                                                                | •        | '      |        | smissi       | on/re  | ceptio | n sta | rt       |         |        |        |            |             |             |              | g and starts serial I/O.                         |
|                                                                  |          |        |        |              |        |        |       |          |         |        |        |            | ••••        |             |              | 0                                                |
|                                                                  |          |        |        |              |        |        |       |          |         |        |        |            |             |             |              |                                                  |
|                                                                  |          |        |        |              |        |        |       |          |         |        |        |            |             |             |              |                                                  |
|                                                                  |          |        |        |              |        |        |       |          |         |        |        |            |             |             |              |                                                  |
|                                                                  |          |        |        |              |        |        |       |          |         |        |        |            |             |             |              |                                                  |
|                                                                  |          |        |        |              |        |        |       |          |         |        |        |            |             |             |              |                                                  |
| SVDE (Set                                                        | Volta    | ae     | Dete   | ector        | Ena    | ble fl | aa)   |          |         |        |        |            |             |             |              |                                                  |
| Instruction                                                      | D9       |        |        |              |        |        | - 3/  |          | D0      |        |        |            | Number of   | Number of   | Flag CY      | Skip condition                                   |
| code                                                             |          | 0      | 1      | 0 0          | 1      | 0      | 0 1   |          | 1       | 2      | 0      | 3          | words       | cycles      | 1.0901       |                                                  |
|                                                                  |          | 0      |        |              | 1      | 0      |       |          | 2       | 2      | 9      | 16         | 1           | 1           | -            | _                                                |
|                                                                  |          |        |        |              |        |        |       |          |         |        |        |            |             |             |              |                                                  |
| Operation:                                                       | At po    | wer    | dow    | n mode       | e, vo  | tage c | rop o | det      | ectior  | n circ | uit va | alid       | Grouping:   | Other oper  |              | <u> </u>                                         |
|                                                                  |          |        |        |              |        |        |       |          |         |        |        |            | Description |             |              | e drop detection circuit<br>k operating mode and |
|                                                                  |          |        |        |              |        |        |       |          |         |        |        |            |             |             |              | when VDCE pin is "H".                            |
|                                                                  |          |        |        |              |        |        |       |          |         |        |        |            |             |             |              |                                                  |
|                                                                  |          |        |        |              |        |        |       |          |         |        |        |            |             |             |              |                                                  |
|                                                                  |          |        |        |              |        |        |       |          |         |        |        |            |             |             |              |                                                  |
|                                                                  |          |        |        |              |        |        |       |          |         |        |        |            |             |             |              |                                                  |
|                                                                  |          |        |        |              |        |        |       |          |         |        |        |            |             |             |              |                                                  |



| SZB j (Skip | if Z  | ero,         | , Bit  | :)    |     |       |            |      |     |       |     |   |     |            |     |                    |                  |               |                                                       |
|-------------|-------|--------------|--------|-------|-----|-------|------------|------|-----|-------|-----|---|-----|------------|-----|--------------------|------------------|---------------|-------------------------------------------------------|
| Instruction | D9    |              |        |       |     |       |            |      |     | D0    |     |   |     |            |     | Number of          | Number of        | Flag CY       | Skip condition                                        |
| code        | 0     | 0            | 0      | 0     | 1   | 0     | 0          | 0    | j   | j     | 2   | 0 | 2   | j.         | 16  | words<br>1         | cycles<br>1      | _             | (Mj(DP)) = 0                                          |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     | 1                  | 1                | _             | j = 0  to  3                                          |
| Operation:  | (Mj   | (DP)         | ) = 0  | )?    |     |       |            |      |     |       |     |   |     |            |     | Grouping:          | Bit operation    | on            |                                                       |
|             | j = ( | ) to 3       | 3      |       |     |       |            |      |     |       |     |   |     |            |     | Description        | : Skips the      | next instr    | uction when the con-                                  |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     |                    | tents of bi      | t j (bit spe  | cified by the value j in                              |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     |                    | the immed        | iate field)   | of M(DP) is "0."                                      |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     |                    |                  |               | struction when the con-                               |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     |                    | tents of bit     | j of M(DP)    | is "1."                                               |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     |                    |                  |               |                                                       |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     |                    |                  |               |                                                       |
| SZC (Skip   |       | ro, (        | Car    | ry fl | ag) |       |            |      |     |       |     |   |     |            |     |                    |                  |               |                                                       |
| Instruction | D9    |              |        |       |     | 1     | <u>т</u> т |      |     | D0    | 1   |   |     |            |     | Number of<br>words | Number of cycles | Flag CY       | Skip condition                                        |
| code        | 0     | 0            | 0      | 0     | 1   | 0     | 1          | 1    | 1   | 1     | 2   | 0 | 2   | F ,        | 16  | 1                  | 1                | _             | (CY) = 0                                              |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     |                    | 1                | _             | $(\mathbf{C}\mathbf{f}) = 0$                          |
| Operation:  | (CY   | ) = 0        | )?     |       |     |       |            |      |     |       |     |   |     |            |     | Grouping:          | Arithmetic       | operation     |                                                       |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     | Description        | : Skips the      | next instr    | uction when the con-                                  |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     |                    | tents of ca      | rry flag CY   | is "0."                                               |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     |                    |                  | ping, the     | CY flag remains un-                                   |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     |                    | changed.         |               |                                                       |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     |                    |                  |               | struction when the con-                               |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     |                    | tents of the     | e CY flag is  | 5 "1."                                                |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     |                    |                  |               |                                                       |
| SZD (Skip   |       | ro, I        | port   | : D : | spe | CITIE | ed by      | / re | gis |       | Y)  |   |     |            |     |                    |                  |               |                                                       |
| Instruction | D9    |              |        | 1     |     | 1     | <u>т</u> т |      |     | Do    | 1   |   |     |            |     | Number of<br>words | Number of cycles | Flag CY       | Skip condition                                        |
| code        | 0     | 0            | 0      | 0     | 1   | 0     | 0          | 1    | 0   | 0     | 2   | 0 | 2   | 4          | 16  | 2                  | 2                | _             | (D(Y)) = 0                                            |
|             | 0     | 0            | 0      | 0     | 1   | 0     | 1          | 0    | 1   | 1     | 1   | 0 | 2   | в          |     | 2                  | 2                |               | (Y) = 0 to 7                                          |
|             | 0     | 0            | 0      | 0     |     | 0     |            | 0    |     |       | 2   | 0 | 2   | <b>В</b> 1 | 6   |                    |                  |               |                                                       |
| Operation:  | (D(`  | r)) =        | 0?     |       |     |       |            |      |     |       |     |   |     |            |     | Grouping:          | Input/Outp       |               |                                                       |
|             | (Y)   | = 0 t        | o 7    |       |     |       |            |      |     |       |     |   |     |            |     | Description        |                  |               | ction when a bit of port<br>or Y is "0." Executes the |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     |                    |                  |               | the bit is "1."                                       |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     |                    |                  |               |                                                       |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     |                    |                  |               |                                                       |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     |                    |                  |               |                                                       |
| T1AB (Trar  | nefor | · da         | ta to  | n tir | nor | 1 2   | nd r       | oni  | eto | r R 1 | fre | h | Acc | umu        | lai | tor and rea        | istor B)         |               |                                                       |
| Instruction | D9    | uu           |        | 5 (11 |     | 1 4   |            | cgi  |     | D0    |     |   | 100 | unna       |     | Number of          | Number of        | Flag CY       | Skip condition                                        |
| code        | 1     | 0            | 0      | 0     | 1   | 1     | 0          | 0    | 0   | 0     | 1   | 2 | 3   | 0          |     | words              | cycles           | j i i i g e i | emp containen                                         |
|             | Ľ     | Ŭ            | U      | Ŭ     |     | '     | Ŭ          | 0    | U   | Ŭ     | 2   | - | U   | <u> </u>   | 16  | 1                  | 1                | _             | _                                                     |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     |                    |                  |               |                                                       |
| Operation:  |       | 7–T1         |        |       |     |       |            |      |     |       |     |   |     |            |     | Grouping:          | Timer oper       |               | to of register D to the                               |
|             |       | 7–R′         |        |       |     |       |            |      |     |       |     |   |     |            |     | Description        |                  |               | its of register B to the imer 1 and timer 1 re-       |
|             |       | 3–T1<br>3–R′ |        |       |     |       |            |      |     |       |     |   |     |            |     |                    | 0                |               | insfers the contents of                               |
|             | (17.1 | J-17         | · () ( | (A    | ,   |       |            |      |     |       |     |   |     |            |     |                    | -                |               | order 4 bits of timer 1                               |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     |                    | and timer        |               |                                                       |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     |                    |                  |               | -                                                     |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     |                    |                  |               |                                                       |
|             |       |              |        |       |     |       |            |      |     |       |     |   |     |            |     | 1                  |                  |               |                                                       |



| T2AB (Trai          | nsfer data to timer 2 and register R2 from Accumula                                                                      | tor and regi              | ster B)                    |                                                         |                                                                                                                         |
|---------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| Instruction<br>code | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                    | Number of<br>words        | Number of<br>cycles        | Flag CY                                                 | Skip condition                                                                                                          |
|                     |                                                                                                                          | 1                         | 1                          | -                                                       | _                                                                                                                       |
| Operation:          | $(T27-T24) \leftarrow (B)$<br>$(R27-R24) \leftarrow (B)$<br>$(T23-T20) \leftarrow (A)$<br>$(R23-R20) \leftarrow (A)$     | Grouping:<br>Description: | high-order<br>load registe | the conten<br>4 bits of t<br>er R2. Tra<br>to the low-  | ts of register B to the<br>imer 2 and timer 2 re-<br>nsfers the contents of<br>order 4 bits of timer 2<br>gister R2.    |
| T2AD (Trop          | pefer data to timer 2 and register P2 from Accumula                                                                      | tor and roai              | ctor B)                    |                                                         |                                                                                                                         |
| Instruction<br>code | D9       D0         1       0       0       1       1       0       0       1       0       2       3       2       16   | Number of<br>words        | Number of cycles           | Flag CY                                                 | Skip condition                                                                                                          |
|                     |                                                                                                                          | 1                         | 1                          |                                                         | _                                                                                                                       |
| Operation:          | $(T37-T34) \leftarrow (B) (R37-R34) \leftarrow (B) (T33-T30) \leftarrow (A) (R33-R30) \leftarrow (A)$                    | Grouping:<br>Description  | high-order<br>load regist  | the conter<br>4 bits of t<br>er R3. Tra<br>to the low-  | nts of register B to the<br>imer 3 and timer 3 re-<br>insfers the contents of<br>order 4 bits of timer 3<br>gister R3.  |
| T4AB (Trar          | nsfer data to timer 4 and register R4L from Accumula                                                                     | ator and rec              | gister B)                  |                                                         |                                                                                                                         |
| Instruction code    | D9 D0<br>1 0 0 0 1 1 0 0 1 1 2 2 3 3 16                                                                                  | Number of<br>words        | Number of<br>cycles<br>1   | Flag CY                                                 | Skip condition                                                                                                          |
| Operation:          | $(T47-T44) \leftarrow (B)$<br>(R4L7-R4L4) $\leftarrow (B)$<br>(T43-T40) $\leftarrow (A)$<br>(R4L3-R4L0) $\leftarrow (A)$ | Grouping:<br>Description  | high-order<br>load registe | the conter<br>4 bits of t<br>er R4L. Tra<br>to the low- | nts of register B to the<br>imer 4 and timer 4 re-<br>ansfers the contents of<br>order 4 bits of timer 4<br>gister R4L. |
| <b>T4HAB</b> (Tr    | ansfer data to register R4H from Accumulator and re                                                                      | eaister B)                |                            |                                                         |                                                                                                                         |
| Instruction code    | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                   | Number of<br>words        | Number of<br>cycles<br>1   | Flag CY                                                 | Skip condition                                                                                                          |
| Operation:          | (R4H7–R4H4) ← (B)<br>(R4H3–R4H0) ← (A)                                                                                   | Grouping:<br>Description  | high-order<br>load registe | the conter<br>4 bits of t<br>er R4H. Tr<br>to the low-  | nts of register B to the<br>imer 4 and timer 4 re-<br>ansfers the contents of<br>order 4 bits of timer 4<br>gister R4H. |



| T4R4L (Tra  | insfer data to timer 4 from register R4L)                |                          |              |              |                           |
|-------------|----------------------------------------------------------|--------------------------|--------------|--------------|---------------------------|
| Instruction | D9 D0                                                    | Number of                | Number of    | Flag CY      | Skip condition            |
| code        |                                                          | words                    | cycles       |              |                           |
|             | 1 0 1 0 0 1 0 1 1 1 2 2 3 7 16                           | 1                        | 1            | -            | _                         |
| Operation:  | (T47−T44) ← (R4L7−R4L4)                                  | Grouping:                | Timer oper   | ation        |                           |
| oporation   | $(T43-T40) \leftarrow (R4L3-R4L0)$                       |                          |              |              | nts of reload register    |
|             |                                                          |                          | R4L to time  | er 4.        |                           |
|             |                                                          |                          |              |              |                           |
|             |                                                          |                          |              |              |                           |
|             |                                                          |                          |              |              |                           |
|             |                                                          |                          |              |              |                           |
|             |                                                          |                          |              |              |                           |
| TAB (Trans  | fer data to Accumulator from register B)                 |                          |              |              |                           |
| Instruction | D9 D0                                                    | Number of                | Number of    | Flag CY      | Skip condition            |
| code        | 0 0 0 0 0 1 1 1 1 0 0 0 1 E                              | words                    | cycles       | -            |                           |
|             |                                                          | 1                        | 1            | -            | -                         |
|             |                                                          |                          |              |              |                           |
| Operation:  | $(A) \leftarrow (B)$                                     | Grouping:                | Register to  |              |                           |
|             |                                                          | Description              |              | the conten   | ts of register B to reg-  |
|             |                                                          |                          | ister A.     |              |                           |
|             |                                                          |                          |              |              |                           |
|             |                                                          |                          |              |              |                           |
|             |                                                          |                          |              |              |                           |
|             |                                                          |                          |              |              |                           |
|             |                                                          |                          |              |              |                           |
| TAB1 (Tran  | sfer data to Accumulator and register B from timer       | 1)                       |              |              |                           |
| Instruction | D9 D0                                                    | Number of                | Number of    | Flag CY      | Skip condition            |
| code        | 1 0 0 1 1 1 0 0 0 0 <sub>2</sub> 2 7 0 <sub>16</sub>     | words                    | cycles       |              |                           |
|             |                                                          | 1                        | 1            | -            | -                         |
| Operation:  | (B) ← (T17–T14)                                          | Crouning                 | Timerana     | otion        |                           |
| Operation.  | $(A) \leftarrow (T13-T10)$                               | Grouping:<br>Description | Timer oper   |              | der 4 bits (T17–T14) of   |
|             | $(\Lambda) \leftarrow (113-110)$                         | Description              | timer 1 to i | -            |                           |
|             |                                                          |                          |              |              | der 4 bits (T13–T10) of   |
|             |                                                          |                          | timer 1 to i |              |                           |
|             |                                                          |                          |              | oglotol / l. |                           |
|             |                                                          |                          |              |              |                           |
|             |                                                          |                          |              |              |                           |
| TAB2 (Tran  | sfer data to Accumulator and register B from timer 2     | 2)                       |              |              |                           |
| Instruction | D9 D0                                                    | Number of                | Number of    | Flag CY      | Skip condition            |
| code        |                                                          | words                    | cycles       | Ū            |                           |
|             |                                                          | 1                        | 1            | -            | -                         |
|             |                                                          | <b>0</b>                 | <b>.</b>     |              |                           |
| Operation:  | (B) $\leftarrow$ (T27–T24)<br>(A) $\leftarrow$ (T23–T20) | Grouping:                | Timer oper   |              | der 4 hite (TOT TO) of    |
|             | $(A) \leftarrow (123-120)$                               | Description              |              | -            | der 4 bits (T27–T24) of   |
|             |                                                          |                          | timer 2 to i | -            | der $4$ bits (T22-T20) of |
|             |                                                          |                          | timer 2 to i |              | der 4 bits (T23–T20) of   |
|             |                                                          |                          |              | egistel A.   |                           |
|             |                                                          |                          |              |              |                           |
|             |                                                          |                          |              |              |                           |
|             |                                                          |                          |              |              |                           |



| TAB3 (Tra        | nsfer data to Accumulator and register B from timer                                                                                                                                                                                    | 3)                       |                                                                                         |                                                                                             |                                                                                                                                                                                                                           |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction code | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                  | Number of<br>words       | Number of cycles                                                                        | Flag CY                                                                                     | Skip condition                                                                                                                                                                                                            |
|                  |                                                                                                                                                                                                                                        | 1                        | 1                                                                                       | -                                                                                           | -                                                                                                                                                                                                                         |
| Operation:       | (B) ← (T37–T34)<br>(A) ← (T33–T30)                                                                                                                                                                                                     | Grouping:<br>Description | timer 3 to r                                                                            | he high-or<br>egister B.<br>the low-ore                                                     | der 4 bits (T37–T34) of<br>der 4 bits (T33–T30) of                                                                                                                                                                        |
| TAB4 (Tra        | nsfer data to Accumulator and register B from timer                                                                                                                                                                                    | 4)                       |                                                                                         |                                                                                             |                                                                                                                                                                                                                           |
| Instruction code | D9 D0<br>1 0 0 1 1 1 0 0 1 1 2 7 3                                                                                                                                                                                                     | Number of<br>words       | Number of cycles                                                                        | Flag CY                                                                                     | Skip condition                                                                                                                                                                                                            |
|                  |                                                                                                                                                                                                                                        | 1                        | 1                                                                                       | -                                                                                           | -                                                                                                                                                                                                                         |
| Operation:       | (B) ← (T47–T44)                                                                                                                                                                                                                        | Grouping:                | Timer oper                                                                              |                                                                                             |                                                                                                                                                                                                                           |
|                  | (A) ← (T43–T40)                                                                                                                                                                                                                        | Description              | timer 4 to r                                                                            | egister B.                                                                                  | der 4 bits (T47–T44) of<br>der 4 bits (T43–T40) of                                                                                                                                                                        |
| TABAD (T         | ansfer data to Accumulator and register B from reg                                                                                                                                                                                     | ister AD)                |                                                                                         |                                                                                             |                                                                                                                                                                                                                           |
| Instruction code | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                 | Number of<br>words       | Number of cycles                                                                        | Flag CY                                                                                     | Skip condition                                                                                                                                                                                                            |
|                  |                                                                                                                                                                                                                                        | 1                        | 1                                                                                       | -                                                                                           | -                                                                                                                                                                                                                         |
| Operation:       | In A/D conversion mode (Q13 = 0),<br>(B) $\leftarrow$ (AD9–AD6)<br>(A) $\leftarrow$ (AD5–AD2)<br>In comparator mode (Q13 = 1),<br>(B) $\leftarrow$ (AD7–AD4)<br>(A) $\leftarrow$ (AD3–AD0)<br>(Q13 : bit 3 of A/D control register Q1) | Grouping:<br>Description | fers the h<br>register AD<br>der 4 bits<br>register A.<br>transfers th<br>of register A | conversion<br>igh-order<br>to registe<br>(AD5–AI<br>In the com<br>ne middle-<br>AD to regis | ation<br>mode (Q13 = 0), trans-<br>4 bits (AD9–AD6) of<br>er B, and the middle-or-<br>D2) of register AD to<br>parator mode (Q13 = 1),<br>order 4 bits (AD7–AD4)<br>ter B, and the low-order<br>egister AD to register A. |
| TABE (Tra        | nsfer data to Accumulator and register B from regis                                                                                                                                                                                    | ter E)                   |                                                                                         |                                                                                             |                                                                                                                                                                                                                           |
| Instruction code | D9 D0<br>0 0 0 1 0 1 0 1 0 2 A 16                                                                                                                                                                                                      | Number of<br>words       | Number of cycles                                                                        | Flag CY                                                                                     | Skip condition                                                                                                                                                                                                            |
|                  |                                                                                                                                                                                                                                        | 1                        | 1                                                                                       | -                                                                                           | _                                                                                                                                                                                                                         |
| Operation:       | (B) ← (E7–E4)<br>(A) ← (E3–E0)                                                                                                                                                                                                         | Grouping:<br>Description |                                                                                         | the high-c<br>to register                                                                   | order 4 bits (E7–E4) of<br>B, and low-order 4 bits                                                                                                                                                                        |



| TABP p (T                             | ransfer data to Accumulat                                            | or and register B from Pro                                                                 | gram mem                  | ory in page    | : p)         |                                                |
|---------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------|---------------------------|----------------|--------------|------------------------------------------------|
| Instruction                           | D9                                                                   | Do                                                                                         | Number of                 | Number of      | Flag CY      | Skip condition                                 |
| code                                  | 0 0 1 0 p5 p4 p3                                                     | $p_{2}$ $p_{1}$ $p_{0}$ $p_{2}$ $p_{1}$ $p_{16}$ $p_{16}$                                  | words                     | cycles         |              |                                                |
|                                       |                                                                      |                                                                                            | 1                         | 3              | -            | _                                              |
|                                       |                                                                      |                                                                                            | Grouping:                 | Arithmetic     | operation    |                                                |
| Operation:                            | $(SP) \leftarrow (SP) + 1$                                           | Description: Transfers bits 7 to                                                           |                           |                | 1            | ster A. These bits 7 to 0                      |
|                                       | $(SK(SP)) \leftarrow (PC)$                                           | are the ROM patte                                                                          | ern in address            | 6 (DR2 DR1 D   | R0 A3 A2 A   | 1 A0)2 specified by reg-                       |
|                                       | $(PCH) \leftarrow p$                                                 | isters A and D in p<br>The pages which                                                     | oage p.<br>can be referre | ed as follows: |              |                                                |
|                                       | $(PCL) \leftarrow (DR2-DR0, A3-A0)$<br>(B) $\leftarrow (ROM(PC))7-4$ | after the SBK inst                                                                         |                           |                |              |                                                |
|                                       | $(B) \leftarrow (ROM(PC))^{7-4}$ $(A) \leftarrow (ROM(PC))^{3-0}$    | after the RBK inst                                                                         |                           |                |              | unan davumu 0 ta CO                            |
|                                       | $(PC) \leftarrow (SK(SP))$                                           | Note: p is 0 to 63 for M34524M8,                                                           |                           |                |              | wer down: 0 to 63.<br>s 0 to 127 for M34524ED. |
|                                       | $(I C) \leftarrow (SR(SI))$<br>$(SP) \leftarrow (SP) - 1$            | When this instruction is e                                                                 |                           |                |              |                                                |
|                                       |                                                                      | stack register is used.                                                                    |                           |                |              |                                                |
| `                                     |                                                                      | or and register B from Pres                                                                |                           |                | 1            |                                                |
| Instruction                           | D9                                                                   |                                                                                            | Number of<br>words        | Number of      | Flag CY      | Skip condition                                 |
| code                                  | 1 0 0 1 1 0                                                          | $\begin{vmatrix} 1 & 0 & 1 \end{vmatrix}_{2} \begin{vmatrix} 2 & 7 & 5 \end{vmatrix}_{16}$ |                           | cycles         |              |                                                |
|                                       |                                                                      |                                                                                            | 1                         | 1              | -            | -                                              |
| Operation:                            | $(B) \leftarrow (TPS7-TPS4)$                                         |                                                                                            | Crouning                  | Timer oper     | l<br>ation   |                                                |
| operation.                            | $(A) \leftarrow (TPS_3 - TPS_0)$                                     |                                                                                            | Grouping:<br>Description  |                |              | order 4 bits (TPS7-                            |
|                                       |                                                                      |                                                                                            | Description               |                |              | r to register B, and                           |
|                                       |                                                                      |                                                                                            |                           | transfers th   | he low-ord   | er 4 bits (TPS3–TPS0)                          |
|                                       |                                                                      |                                                                                            |                           | of prescale    | er to regist | er A.                                          |
|                                       |                                                                      |                                                                                            |                           |                |              |                                                |
|                                       |                                                                      |                                                                                            |                           |                |              |                                                |
|                                       |                                                                      |                                                                                            |                           |                |              |                                                |
| TABSI (Tra                            | ansfer data to Accumulato                                            | r and register B from regis                                                                | ter SI)                   |                |              |                                                |
| Instruction                           | D9                                                                   | Do                                                                                         | Number of                 | Number of      | Flag CY      | Skip condition                                 |
| code                                  |                                                                      |                                                                                            | words                     | cycles         | , age a      | entp containent                                |
|                                       |                                                                      |                                                                                            | 1                         | 1              | _            | _                                              |
|                                       |                                                                      |                                                                                            |                           |                |              |                                                |
| Operation:                            | $(B) \gets (SI7\text{-}SI4)$                                         |                                                                                            | Grouping:                 | Serial I/O o   | operation    |                                                |
|                                       | $(A) \leftarrow (SI_3 – SI_0)$                                       |                                                                                            | Description               |                | -            | rder 4 bits (SI7-SI4) of                       |
|                                       |                                                                      |                                                                                            |                           |                | -            | SI to register B, and                          |
|                                       |                                                                      |                                                                                            |                           |                |              | der 4 bits (SI3-SI0) of                        |
|                                       |                                                                      |                                                                                            |                           | serial I/O r   | egister SI   | to register A.                                 |
|                                       |                                                                      |                                                                                            |                           |                |              |                                                |
|                                       |                                                                      |                                                                                            |                           |                |              |                                                |
|                                       |                                                                      |                                                                                            |                           |                |              |                                                |
| · · · · · · · · · · · · · · · · · · · | sfer data to Accumulator f                                           | rom register D)                                                                            | 1                         |                | 1            |                                                |
| Instruction                           | D9                                                                   |                                                                                            | Number of                 | Number of      | Flag CY      | Skip condition                                 |
| code                                  | 0 0 0 1 0 1 0                                                        | 0 0 1 2 0 5 1                                                                              | words                     | cycles         |              |                                                |
|                                       |                                                                      |                                                                                            | 1                         | 1              | -            | -                                              |
| Operation:                            | $(A_2 - A_0) \leftarrow (DR_2 - DR_0)$                               |                                                                                            | Grouping:                 | Pogiator ta    |              | constar                                        |
| operation.                            | $(A2-A0) \leftarrow (DR2-DR0)$<br>(A3) $\leftarrow 0$                |                                                                                            | Description               | Register to    |              | ansien<br>hts of register D to the             |
|                                       | $(A3) \leftarrow 0$                                                  |                                                                                            | Description               |                |              | A0) of register A.                             |
|                                       |                                                                      |                                                                                            | Note:                     |                |              | on is executed, "0" is                         |
|                                       |                                                                      |                                                                                            |                           |                |              | a) of register A.                              |
|                                       |                                                                      |                                                                                            |                           | 5.5, 64 10 11  |              | .,                                             |
|                                       |                                                                      |                                                                                            |                           |                |              |                                                |
|                                       |                                                                      |                                                                                            |                           |                |              |                                                |
|                                       |                                                                      |                                                                                            | 1                         |                |              |                                                |



| TADAB (Tra  | ansfe   | r da        | ata t | o reg | istei    | AD .   | from  | Ac   | cum  | nula | om re | n register B) |             |                 |             |                                               |
|-------------|---------|-------------|-------|-------|----------|--------|-------|------|------|------|-------|---------------|-------------|-----------------|-------------|-----------------------------------------------|
| Instruction | D9      |             |       |       |          |        |       | D    | 0    |      |       |               | Number of   | Number of       | Flag CY     | Skip condition                                |
| code        | 1       | 0           | 0     | 0 1   | 1        | 1      | 0 0   | 1    |      | 2    | 3     | 9 16          | words       | cycles          |             |                                               |
|             |         |             |       |       |          |        |       |      | 2    |      |       | 110           | 1           | 1               | -           | -                                             |
|             |         |             |       |       |          |        |       |      |      |      |       |               | Grouping:   | A/D conve       | rsion opera | ation                                         |
| Operation:  | (AD7    |             |       |       |          |        |       |      |      |      |       |               | Description |                 |             | mode (Q13 = 0), this in-                      |
|             | (AD3-   | -AD         | → (0  | (A)   |          |        |       |      |      |      |       |               |             |                 |             | to the NOP instruction.                       |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             |                 |             | ode (Q13 = 1), trans-                         |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             |                 |             | of register B to the                          |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             |                 |             | P7–AD4) of comparator ntents of register A to |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             |                 |             | AD3–AD0) of compara-                          |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             | tor register    |             |                                               |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             |                 |             | ontrol register Q1)                           |
| TAI1 (Trans | sfer da | ata         | to A  | ccum  | nulat    | or fro | om re | egis | ter  | 11)  |       |               |             |                 |             |                                               |
| Instruction | D9      |             |       |       |          |        |       | D    |      | ,    |       |               | Number of   | Number of       | Flag CY     | Skip condition                                |
| code        | 1       | 0           | 0     | 1 0   | 1        | 0      | ) 1   | 1    |      | 2    | 5     | 3 16          | words       | cycles          | _           |                                               |
|             | -       | •           | •     |       | · ·      | U      |       | ·    | 2    | -    | 0     | 16            | 1           | 1               | -           | -                                             |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             |                 |             |                                               |
| Operation:  | (A) ←   | - (11       | )     |       |          |        |       |      |      |      |       |               | Grouping:   | Interrupt o     |             |                                               |
|             |         |             |       |       |          |        |       |      |      |      |       |               | Description |                 |             | nts of interrupt control                      |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             | register I1     | to register | Α.                                            |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             |                 |             |                                               |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             |                 |             |                                               |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             |                 |             |                                               |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             |                 |             |                                               |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             |                 |             |                                               |
| TAI2 (Trans | sfer da | ata         | to A  | ccum  | nulat    | or fro | om re | egis | ter  | 12)  |       |               |             |                 |             |                                               |
| Instruction | D9      |             |       |       |          |        |       | D    | 0    |      |       |               | Number of   | Number of       | Flag CY     | Skip condition                                |
| code        | 1       | 0           | 0     | 1 0   | 1        | 0      | 1 0   | 0    |      | 2    | 5     | 4 16          | words       | cycles          | _           | -                                             |
|             | Ŀ.      | •           | •     | . 0   | <u> </u> | •      | . 0   |      | 2    | L-   | 0     | <b>4</b> 16   | 1           | 1               | -           | _                                             |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             |                 |             |                                               |
| Operation:  | (A) ←   | - (12       | )     |       |          |        |       |      |      |      |       |               | Grouping:   | Interrupt o     |             |                                               |
|             |         |             |       |       |          |        |       |      |      |      |       |               | Description |                 |             | nts of interrupt control                      |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             | register I2     | to register | Α.                                            |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             |                 |             |                                               |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             |                 |             |                                               |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             |                 |             |                                               |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             |                 |             |                                               |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             |                 |             |                                               |
| TAI3 (Trans | sfer da | ata         | to A  | ccum  | nulat    | or fro | om re | egis | ster | 13)  |       |               |             |                 |             |                                               |
| Instruction | D9      |             |       |       |          |        |       | D    | 0    |      |       |               | Number of   | Number of       | Flag CY     | Skip condition                                |
| code        | 1       | 0           | 0     | 1 0   | 1        | 0      | 1 0   | 1    |      | 2    | 5     | 5             | words       | cycles          | _           | -                                             |
|             |         | -           | -     |       |          |        |       |      | 2    |      |       | 16            | 1           | 1               | -           | -                                             |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             |                 |             |                                               |
| Operation:  | (A0) ∢  |             |       |       |          |        |       |      |      |      |       |               | Grouping:   | Interrupt o     | peration    |                                               |
|             | (A3–A   | <b>\</b> 1) | - 0   |       |          |        |       |      |      |      |       |               | Description |                 |             | nts of interrupt control                      |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             | ter A.          | to the lowe | ermost bit (Ao) of regis-                     |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             | 101 <i>F</i> \. |             |                                               |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             |                 |             | executed, "0" is stored                       |
|             |         |             |       |       |          |        |       |      |      |      |       |               | to the      | e high-order 3  | bits (A3–A  | 1) of register A.                             |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             |                 |             |                                               |
|             |         |             |       |       |          |        |       |      |      |      |       |               |             |                 |             |                                               |



| TAJ1 (Tran  | sfer data to Accumulator from register J1)                                                     |                            |                  |             |                          |  |  |
|-------------|------------------------------------------------------------------------------------------------|----------------------------|------------------|-------------|--------------------------|--|--|
| Instruction | D9 D0                                                                                          | Number of                  | Number of        | Flag CY     | Skip condition           |  |  |
| code        | 1     0     0     1     0     0     0     1     0       2     4     2     2     4     2     16 | words                      | cycles           | _           |                          |  |  |
|             |                                                                                                | 1                          | 1                | -           | -                        |  |  |
| Operation:  | $(A) \leftarrow (J1)$                                                                          | Grouping:                  | Serial I/O o     | operation   |                          |  |  |
|             |                                                                                                |                            |                  |             | ts of serial I/O control |  |  |
|             |                                                                                                | register J1 to register A. |                  |             |                          |  |  |
|             |                                                                                                |                            |                  |             |                          |  |  |
|             |                                                                                                |                            |                  |             |                          |  |  |
|             |                                                                                                |                            |                  |             |                          |  |  |
|             |                                                                                                |                            |                  |             |                          |  |  |
|             |                                                                                                |                            |                  |             |                          |  |  |
|             | sfer data to Accumulator from register K0)                                                     |                            |                  |             |                          |  |  |
| Instruction |                                                                                                | Number of<br>words         | Number of        | Flag CY     | Skip condition           |  |  |
| code        | $\begin{array}{ c c c c c c c c c c c c c c c c c c c$                                         |                            | cycles           |             |                          |  |  |
|             |                                                                                                | 1                          | 1                | -           | -                        |  |  |
| Operation:  | (A) ← (K0)                                                                                     | Grouping:                  | Input/Outp       | ut operatio | n                        |  |  |
| •           |                                                                                                |                            |                  |             | nts of key-on wakeup     |  |  |
|             |                                                                                                |                            | control reg      | ister K0 to | register A.              |  |  |
|             |                                                                                                |                            |                  |             |                          |  |  |
|             |                                                                                                |                            |                  |             |                          |  |  |
|             |                                                                                                |                            |                  |             |                          |  |  |
|             |                                                                                                |                            |                  |             |                          |  |  |
|             |                                                                                                |                            |                  |             |                          |  |  |
| TAK1 (Tran  | sfer data to Accumulator from register K1)                                                     |                            |                  |             |                          |  |  |
| Instruction | D9 D0                                                                                          | Number of                  | Number of        | Flag CY     | Skip condition           |  |  |
| code        | 1 0 0 1 0 1 1 0 0 1 <sub>2</sub> 2 5 9 <sub>16</sub>                                           | words                      | cycles           |             |                          |  |  |
|             |                                                                                                | 1                          | 1                | -           | -                        |  |  |
| Operation:  | (A) ← (K1)                                                                                     | Grouping:                  | Input/Outp       | ut operatio | 'n                       |  |  |
| •           |                                                                                                |                            |                  |             | nts of key-on wakeup     |  |  |
|             |                                                                                                |                            | control reg      | ister K1 to | register A.              |  |  |
|             |                                                                                                |                            |                  |             |                          |  |  |
|             |                                                                                                |                            |                  |             |                          |  |  |
|             |                                                                                                |                            |                  |             |                          |  |  |
|             |                                                                                                |                            |                  |             |                          |  |  |
|             |                                                                                                |                            |                  |             |                          |  |  |
|             | sfer data to Accumulator from register K2)                                                     | 1                          | 1                |             |                          |  |  |
| Instruction |                                                                                                | Number of<br>words         | Number of cycles | Flag CY     | Skip condition           |  |  |
| code        | 1 0 0 1 0 1 1 0 1 0 <u>2</u> 2 5 A 16                                                          | 1                          | 1                |             |                          |  |  |
|             |                                                                                                |                            |                  | -           | -                        |  |  |
| Operation:  | $(A) \leftarrow (K2)$                                                                          | Grouping:                  | Input/Outp       | ut operatio | n                        |  |  |
| -           |                                                                                                | Description                |                  |             | nts of key-on wakeup     |  |  |
|             |                                                                                                |                            | control reg      | ister K2 to | register A.              |  |  |
|             |                                                                                                |                            |                  |             |                          |  |  |
|             |                                                                                                |                            |                  |             |                          |  |  |
|             |                                                                                                |                            |                  |             |                          |  |  |
|             |                                                                                                |                            |                  |             |                          |  |  |
|             |                                                                                                |                            |                  |             |                          |  |  |



# MACHINE INSTRUCTIONS (INDEX BY ALPHABET) (continued) TAL1 (Transfer data to Accumulator from register L1)

| Instruction code | D9 D0<br>1 0 0 1 0 0 1 0 1 0 2 4 A 16                                                                      | Number of<br>words                | Number of<br>cycles                       | Flag CY                                                | Skip condition                                                                                                   |
|------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
|                  |                                                                                                            | 1                                 | 1                                         | -                                                      | -                                                                                                                |
| Operation:       | (A) ← (L1)                                                                                                 | Grouping:<br>Description          | LCD contro<br>: Transfers<br>register A.  |                                                        | n<br>control register L1 to                                                                                      |
| TALA (Tra        | nsfer data to Accumulator from register LA)                                                                |                                   |                                           |                                                        |                                                                                                                  |
| Instruction code |                                                                                                            | Number of<br>words                | Number of cycles                          | Flag CY                                                | Skip condition                                                                                                   |
|                  |                                                                                                            | 1                                 | 1                                         | _                                                      | -                                                                                                                |
| Operation:       | (A3, A2) ← (AD1, AD0)<br>(A1, A0) ← 0                                                                      | Grouping:<br>Description<br>Note: | register AE<br>of register<br>After this  | he low-ord<br>o to the hig<br>A.<br>instructio         | ation<br>der 2 bits (AD1, AD0) of<br>gh-order 2 bits (A3, A2)<br>n is executed, "0" is<br>der 2 bits (A1, A0) of |
| TAM j (Tra       | nsfer data to Accumulator from Memory)                                                                     |                                   |                                           |                                                        |                                                                                                                  |
| Instruction code |                                                                                                            | Number of<br>words                | Number of cycles                          | Flag CY                                                | Skip condition                                                                                                   |
|                  | · · · · · · · · · · · · · · · · · · ·                                                                      | 1                                 | 1                                         | -                                                      | -                                                                                                                |
| Operation:       | $\begin{array}{l} (A) \leftarrow (M(DP)) \\ (X) \leftarrow (X)EXOR(j) \\ j = 0 \text{ to } 15 \end{array}$ | Grouping:<br>Description          | register A<br>performed                   | ferring the<br>, an exclu<br>between re<br>mediate fie | sfer<br>e contents of M(DP) to<br>isive OR operation is<br>egister X and the value<br>eld, and stores the re-    |
| TAMR (Tra        | ansfer data to Accumulator from register MR)                                                               |                                   |                                           |                                                        |                                                                                                                  |
| Instruction code | D9 D0<br>1 0 0 1 0 1 0 1 0 2 5 2 16                                                                        | Number of<br>words                | Number of cycles                          | Flag CY                                                | Skip condition                                                                                                   |
|                  |                                                                                                            | 1                                 | 1                                         | -                                                      | _                                                                                                                |
| Operation:       | (A) ← (MR)                                                                                                 | Grouping:<br>Description          | Clock oper<br>Transfers to<br>ister MR to | the conten                                             | ts of clock control reg-                                                                                         |
|                  |                                                                                                            |                                   |                                           |                                                        |                                                                                                                  |



| code       1       0       1       1       1       2       2       5       7       16       words       cycles       1       1       1       -       -         Operation:       (A) $\leftarrow$ (PU0)       (A) $\leftarrow$ (PU0)       Grouping:       Input/Output operation       Description:       Tansfers the contents of pull-up corregister PU0 to register A.         TAPU1 (Transfer data to Accumulator from register PU1)       Instruction       D9       D0       Number of       Number of       Skip condition         code       1       0       1       1       1       0       2       5       E       16       1       1       -       -         Operation:       (A) $\leftarrow$ (PU1)       D0       1       1       0       0       1       0       0       1       0       0       1       -       -       -       Operation:       Tansfers the contents of pull-up corregister PU1       Tansfers the contents of pull-up corregister PU1 to register A.       Tansfer data to Accumulator from register Q1       Instruction       D0       Cycles       Instruction       Instruction | TAPU0 (Tra | ansfer data to Accumulator from register PU0)                                |             |               |             |                        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------|-------------|---------------|-------------|------------------------|
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |            |                                                                              |             |               | Flag CY     | Skip condition         |
| Description: Transfers the contents of pull-up control instruction         Description:       Transfer data to Accumulator from register PU1         Instruction         Description:       Number of Number of Number of Number of Plag CY       Skip condition         Code         1       0       1       1       1       -       -         Operation:       (A) <- (PU1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | code       | 1 0 0 1 0 1 0 1 1 <u>1</u> <u>2</u> <u>2</u> <u>5</u> <u>7</u> <sub>16</sub> |             | -             | -           | _                      |
| Description: Transfers the contents of pull-up control instruction         Description:       Transfer data to Accumulator from register PU1         Instruction         Description:       Number of Number of Number of Number of Plag CY       Skip condition         Code         1       0       1       1       1       -       -         Operation:       (A) <- (PU1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Operation: | (A) ← (PU0)                                                                  | Grouping    | Input/Outp    | ut operatio | in .                   |
| Instruction<br>codeDe<br>1Do<br>0IIIIDo<br>2Skip condition $code10101111025E16Number ofwordsNumber ofcyclesFlag CYcyclesSkip conditionOperation:(A) \leftarrow (PU1)Grouping:Grouping:Input/Output operationBescription:Transfers the contents of pull-up contents of pull-up contents ofregister PU1 to register A.TAQ1 (Transfer data to Accumulator from register Q1)InstructionCodeD9D01010001001002244Grouping:MordsNumber ofNumber ofNumber ofNumber ofNumber ofCyclesFlag CYSkip conditionWordsOperation:Code1010022446Operation:Number ofNumber of$                                                                                                                                                                                                                                                                                                                          |            |                                                                              |             | : Transfers   | the conte   | nts of pull-up control |
| code1011110225E16wordscycles0Operation:(A) $\leftarrow$ (PU1)Grouping: Input/Output operationDescription: Transfers the contents of pull-up controlTAQ1 (Transfer data to Accumulator from register Q1)InstructionD0Code10100102244Operation:(A) $\leftarrow$ (Q1)(A) $\leftarrow$ (Q1)(A) $\leftarrow$ (Q1)(A) $\leftarrow$ (Q2)(C) (A) $\leftarrow$ (Q2)(A) $\leftarrow$ (Q2)(A) $\leftarrow$ (Q2)Instruction<br>D0<br>D0<br>D0<br>D0<br>D0<br>Code(A) $\leftarrow$ (Q2)(A) $\leftarrow$ (Q2)(A) $\leftarrow$ (Q2)Coperation:(A) $\leftarrow$ (Q2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | TAPU1 (Tra | ansfer data to Accumulator from register PU1)                                | •           |               |             |                        |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            |                                                                              |             |               | Flag CY     | Skip condition         |
| TAQ1 (Transfer data to Accumulator from register Q1)         Instruction       D9       D0 $code$ 1       0       1       0       0       1       0       2       4       4       16       Number of words       Number of cycles       Flag CY       Skip condition         Operation:       (A) $\leftarrow$ (Q1)       Grouping:       A/D conversion operation       Description:       Transfers the contents of A/D control in ter Q1 to register A.         TAQ2 (Transfer data to Accumulator from register Q2)         Instruction       D9       D0       Conversion operation         TAQ2 (Transfer data to Accumulator from register Q2)       Instruction       D9       D0         Instruction       D9       D0       mords       Cycles       Flag CY       Skip condition         code       1       0       1       0       1       1       -       -         Tage (Transfer data to Accumulator from register Q2)         Instruction       D9       D0       Number of words       Number of cycles       Flag CY       Skip condition         code       1       0       0       1       1       -       -       -         Operation:       (A) $\leftarrow$ (Q2) <t< th=""><th></th><td>10010102220216</td><td>1</td><td>1</td><td>-</td><td>-</td></t<>         |            | 10010102220216                                                               | 1           | 1             | -           | -                      |
| TAQ1 (Transfer data to Accumulator from register Q1)         Instruction       D9         code       1       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       1       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0                                                                                                                                                                                                                                                                                  | Operation: | $(A) \leftarrow (PU1)$                                                       | Grouping:   | Input/Outp    | ut operatio | 'n                     |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            |                                                                              | Description |               |             |                        |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | TAQ1 (Tran | sfer data to Accumulator from register Q1)                                   | •           |               |             |                        |
| Operation:       (A) $\leftarrow$ (Q1)       Grouping: A/D conversion operation         Description:       Transfers the contents of A/D control in ter Q1 to register A.         TAQ2 (Transfer data to Accumulator from register Q2)         Instruction       D9         0       1       0         1       0       1       0         1       0       1       0         0       1       0       1       1         0       1       1       1       -         Operation:       (A) $\leftarrow$ (Q2)       Grouping: A/D conversion operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |            |                                                                              |             |               | Flag CY     | Skip condition         |
| Description: Transfers the contents of A/D control in ter Q1 to register A.         Description: Transfers the contents of A/D control in ter Q1 to register A.         TAQ2 (Transfer data to Accumulator from register Q2)         Instruction       D9       D0       Number of words       Flag CY       Skip condition         code       1       0       1       0       1       1       -       -         Operation:       (A) $\leftarrow$ (Q2)       Grouping: A/D conversion operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |            |                                                                              | 1           | 1             | -           | -                      |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Operation: | (A) ← (Q1)                                                                   |             | : Transfers t | he conten   |                        |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | TAQ2 (Tran | nsfer data to Accumulator from register Q2)                                  |             |               |             |                        |
| Operation:       (A) $\leftarrow$ (Q2)       Grouping:       A/D conversion operation         Description:       Transfers the contents of A/D control in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |            |                                                                              |             |               | Flag CY     | Skip condition         |
| <b>Description:</b> Transfers the contents of A/D control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |            | <u> </u>                                                                     | 1           | 1             | -           | _                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Operation: | (A) ← (Q2)                                                                   |             | : Transfers t | he conten   |                        |



| TAQ3 (Trar       | nsfer da  | ata to | Accu  | mula | tor fr  | om r  | egis     | ter C | 23)  |     |         |                          |                                           |               |                                                                        |
|------------------|-----------|--------|-------|------|---------|-------|----------|-------|------|-----|---------|--------------------------|-------------------------------------------|---------------|------------------------------------------------------------------------|
| Instruction      | D9        |        |       |      |         |       | Do       |       |      |     |         | Number of                | Number of                                 | Flag CY       | Skip condition                                                         |
| code             | 1 0       | 0      | 1 0   | 0    | 0 1     | 1     | 0        | 2 2   | 4    | 4 6 | 5<br>16 | words<br>1               | cycles<br>1                               | _             |                                                                        |
| Operation:       | (A) ← (   |        | Acou  | ~~~  | tor fr  |       |          |       | inte |     |         | Grouping:<br>Description | A/D conve<br>: Transfers<br>ter Q3 to r   | the conten    | ation<br>ts of A/D control regis-                                      |
| TASP (Tran       |           |        | Accui | nuia | itor fr | om s  |          | K POI | inte | er) |         |                          |                                           |               |                                                                        |
| Instruction code | D9<br>0 0 | 0      | 1 0   | 1    | 0 0     | 0     | D0       | 2 0   |      | 5 ( | )<br>16 | Number of<br>words       | Number of<br>cycles                       | Flag CY       | Skip condition                                                         |
|                  |           |        |       |      |         |       |          |       |      |     |         | 1                        | 1                                         | -             | _                                                                      |
| Operation:       | (A2–A0    | ) ← (S | P2-SP | 0)   |         |       |          |       |      |     |         | Grouping:                | Register to                               | o register tr | ansfer                                                                 |
|                  | (A3) ←    | 0      |       |      |         |       |          |       |      |     |         | Description              |                                           |               | s of stack pointer (SP)                                                |
|                  |           |        |       |      |         |       |          |       |      |     |         | Note:                    | After this                                | instructio    | s (A2–A0) of register A.<br>n is executed, "0" is<br>a) of register A. |
| TAV1 (Tran       | sfer da   | ta to  | Accur | nula | tor fro | om re | egist    | er V  | 1)   |     |         |                          |                                           |               |                                                                        |
| Instruction code | D9        |        |       |      |         |       | D0       |       |      |     | _       | Number of<br>words       | Number of cycles                          | Flag CY       | Skip condition                                                         |
| coue             | 0 0       | 0      | 1 0   | 1    | 0 1     | 0     | 0        | 2 0   |      | 5 4 | 416     | 1                        | 1                                         | -             | _                                                                      |
| Operation:       | (A) ← (   | (V1)   |       |      |         |       |          |       |      |     |         | Grouping:                | Interrupt o                               |               |                                                                        |
|                  |           |        |       |      |         |       |          |       |      |     |         | Description              | : Transfers<br>register V1                |               | nts of interrupt control                                               |
| TAV2 (Tran       | sfer da   | ta to  | Accur | nula | tor fro | om re | egist    | er V  | 2)   |     |         |                          |                                           |               |                                                                        |
| Instruction code | D9<br>0 0 | 0      | 1 0   | 1    | 0 1     | 0     | D0       | 0     |      | 5 5 | 5       | Number of<br>words       | Number of cycles                          | Flag CY       | Skip condition                                                         |
|                  |           |        |       | 1    |         | 0     | <b>'</b> | 2     |      | 5   | 16      | 1                        | 1                                         | -             | -                                                                      |
| Operation:       | (A) ← (   | V2)    |       |      |         |       |          |       |      |     |         | Grouping:<br>Description | Interrupt o<br>: Transfers<br>register V2 | the conter    | nts of interrupt control<br>r A.                                       |



| TAW1 (Tran       | nsfer | da   | ta to | o Ac  | cur  | nula | ator | fro | m r | egis | ste | r W | '1)    |   |          |                          |                                           |             |                         |
|------------------|-------|------|-------|-------|------|------|------|-----|-----|------|-----|-----|--------|---|----------|--------------------------|-------------------------------------------|-------------|-------------------------|
| Instruction      | D9    |      |       |       |      |      |      |     |     | D0   |     |     |        |   |          | Number of                | Number of                                 | Flag CY     | Skip condition          |
| code             | 1     | 0    | 0     | 1     | 0    | 0    | 1    | 0   | 1   | 1    | 2   | 2   | 4      | E | 3 16     | words                    | cycles                                    |             |                         |
|                  |       |      |       |       |      |      |      |     |     |      |     |     |        |   |          | 1                        | 1                                         | -           | _                       |
| Operation:       | (A)   | — (V | V1)   |       |      |      |      |     |     |      |     |     |        |   |          | Grouping:                | Timer oper                                | ration      |                         |
|                  |       |      |       |       |      |      |      |     |     |      |     |     |        |   |          | Description              | : Transfers t<br>ister W1 to              |             | s of timer control reg- |
| TAW2 (Tran       | nsfer | da   | ta to | o Ac  | cur  | nula | ator | fro | m r | egis | ste | r W | 2)     |   |          |                          |                                           |             |                         |
| Instruction code | D9    |      |       |       |      |      |      |     |     | Do   |     |     | 1      |   | <u>,</u> | Number of<br>words       | Number of cycles                          | Flag CY     | Skip condition          |
|                  | 1     | 0    | 0     | 1     | 0    | 0    | 1    | 1   | 0   | 0    | 2   | 2   | 4      |   | 2        | 1                        | 1                                         | -           | _                       |
| Operation:       | (A)   | ← (V | V2)   |       |      |      |      |     |     |      |     |     |        |   |          | Grouping:                | Timer oper                                | ration      |                         |
|                  |       |      |       |       |      |      |      |     |     |      |     |     |        |   |          | Description              |                                           | the content | s of timer control reg- |
| TAW3 (Trar       | nsfer | da   | ta to | o Ac  | ccur | nula | ator | fro | m r | egis | ste | r W | '3)    |   |          |                          |                                           |             |                         |
| Instruction code | D9    | 0    |       | 4     | 0    |      |      | 4   | 0   | Do   | T   |     |        |   |          | Number of<br>words       | Number of<br>cycles                       | Flag CY     | Skip condition          |
| Code             | 1     | 0    | 0     | 1     | 0    | 0    | 1    | 1   | 0   | 1    | 2   | 2   | 4      |   |          | 1                        | 1                                         | -           | _                       |
| Operation:       | (A) < | ← (V | V3)   |       |      |      |      |     |     |      |     |     |        |   |          | Grouping:<br>Description | Timer oper<br>Transfers to<br>ister W3 to | the content | s of timer control reg- |
| TAW4 (Trai       | nsfer | da   | ta to | o A d | ccur | mula | ator | fro | m r | eai  | ste | r W | (4)    |   |          |                          |                                           |             |                         |
| Instruction code | D9    |      |       |       |      | 1    |      |     |     | Do   |     |     | ,<br>T |   |          | Number of words          | Number of cycles                          | Flag CY     | Skip condition          |
| Coue             | 1     | 0    | 0     | 1     | 0    | 0    | 1    | 1   | 1   | 0    | 2   | 2   | 4      |   | 16       | 1                        | 1                                         | -           | -                       |
| Operation:       | (A) < | ← (V | V4)   |       |      |      |      |     |     |      |     |     |        |   |          | Grouping:<br>Description | Timer oper<br>Transfers<br>ister W4 to    | the content | s of timer control reg- |



| TAW5 (Trar  | nsfer data to Accumulator from register W5)          |             |               |              |                           |
|-------------|------------------------------------------------------|-------------|---------------|--------------|---------------------------|
| Instruction | D9 D0                                                | Number of   | Number of     | Flag CY      | Skip condition            |
| code        |                                                      | words       | cycles        |              |                           |
|             |                                                      | 1           | 1             | -            | -                         |
| Operation:  | (A) ← (W5)                                           | Grouping:   | Timer oper    | ration       |                           |
| -           |                                                      | Description |               |              | ts of timer control reg-  |
|             |                                                      |             | ister W5 to   | o register A |                           |
|             |                                                      |             |               |              |                           |
|             |                                                      |             |               |              |                           |
|             |                                                      |             |               |              |                           |
| TAW6 (Trai  | nsfer data to Accumulator from register W6)          |             |               |              |                           |
| Instruction | D9 D0                                                | Number of   | Number of     | Flag CY      | Skip condition            |
| code        |                                                      | words       | cycles        |              | Chip conduction           |
|             | 1 0 0 1 0 1 0 0 0 0 0 2 2 3 0 16                     | 1           | 1             | -            | _                         |
| Operation:  | $(A) \leftarrow (W6)$                                | Grouping:   | Timer oper    | ration       |                           |
|             |                                                      | Description | : Transfers   | the content  | ts of timer control reg-  |
|             |                                                      |             | ister W6 to   | register A   |                           |
|             |                                                      |             |               |              |                           |
|             |                                                      |             |               |              |                           |
|             |                                                      |             |               |              |                           |
|             |                                                      |             |               |              |                           |
| TAX (Trans  | fer data to Accumulator from register X)             |             |               |              |                           |
| Instruction | D9 D0                                                | Number of   | Number of     | Flag CY      | Skip condition            |
| code        | 0 0 0 1 0 1 0 1 0 2 0 5 2                            | words       | cycles        |              |                           |
|             |                                                      | 1           | 1             | -            | -                         |
| Operation:  | $(A) \leftarrow (X)$                                 | Grouping:   | Register to   | register tr  | ansfer                    |
| •           |                                                      | Description |               | the conten   | ts of register X to reg-  |
|             |                                                      |             | ister A.      |              |                           |
|             |                                                      |             |               |              |                           |
|             |                                                      |             |               |              |                           |
|             |                                                      |             |               |              |                           |
|             |                                                      |             |               |              |                           |
| TAY (Trans  | fer data to Accumulator from register Y)             |             |               |              |                           |
| Instruction | D9 D0                                                | Number of   | Number of     | Flag CY      | Skip condition            |
| code        | 0 0 0 0 0 1 1 1 1 1 <sub>2</sub> 0 1 F <sub>16</sub> | words       | cycles        |              |                           |
|             |                                                      | 1           | 1             | -            | -                         |
| Operation:  | $(A) \leftarrow (Y)$                                 | Grouping:   | Register to   | register tr  | ansfer                    |
|             |                                                      | Description | : Transfers t | the content  | s of register Y to regis- |
|             |                                                      |             | ter A.        |              |                           |
|             |                                                      |             |               |              |                           |
|             |                                                      |             |               |              |                           |
|             |                                                      |             |               |              |                           |
|             |                                                      |             |               |              |                           |
|             |                                                      | L           |               |              |                           |



| TAZ (Trans       | fer data to Accumulator from register Z)                        |                                   |                                      |                                           |                                                                                                               |
|------------------|-----------------------------------------------------------------|-----------------------------------|--------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------|
| Instruction code | D9 D0 D0 1 0 1 0 1 1 2 0 5 3 16                                 | Number of<br>words                | Number of<br>cycles                  | Flag CY                                   | Skip condition                                                                                                |
|                  | 0 0 0 1 0 1 0 1 1 2 0 3 3 16                                    | 1                                 | 1                                    | -                                         | -                                                                                                             |
| Operation:       | $(A_1, A_0) \leftarrow (Z_1, Z_0)$<br>$(A_3, A_2) \leftarrow 0$ | Grouping:<br>Description<br>Note: | low-order 2<br>After this            | the conter<br>2 bits (A1, /<br>instructio | ransfer<br>Its of register Z to the<br>Ao) of register A.<br>n is executed, "0" is<br>rder 2 bits (A3, A2) of |
| TBA (Trans       | sfer data to register B from Accumulator)                       |                                   |                                      |                                           |                                                                                                               |
| Instruction code | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$          | Number of<br>words                | Number of cycles                     | Flag CY                                   | Skip condition                                                                                                |
|                  |                                                                 | 1                                 | 1                                    | -                                         | —                                                                                                             |
| Operation:       | (B) ← (A)                                                       | Grouping:<br>Description          | Register to<br>Transfers t<br>ter B. |                                           | ansfer<br>is of register A to regis-                                                                          |
| TDA (Trans       | sfer data to register D from Accumulator)                       |                                   |                                      |                                           |                                                                                                               |
| Instruction code | D9 D0<br>0 0 0 0 1 0 1 0 1 2 0 2 9 16                           | Number of<br>words                | Number of cycles                     | Flag CY                                   | Skip condition                                                                                                |
|                  |                                                                 | 1                                 | 1                                    | -                                         | —                                                                                                             |
| Operation:       | (DR2–DR0) ← (A2–A0)                                             | Grouping:<br>Description          |                                      | the conter                                | ansfer<br>nts of the low-order 3<br>er A to register D.                                                       |
| TEAB (Tra        | nsfer data to register E from Accumulator and regist            | er B)                             |                                      |                                           |                                                                                                               |
| Instruction code | D9 D0 0 0 0 1 1 0 1 0 0 1 A 16                                  | Number of<br>words                | Number of cycles                     | Flag CY                                   | Skip condition                                                                                                |
|                  | 0 0 0 0 0 1 1 0 1 0 2 0 1 A 16                                  | 1                                 | 1                                    | -                                         | -                                                                                                             |
| Operation:       | (E7–E4) ← (B)<br>(E3–E0) ← (A)                                  | Grouping:<br>Description          | high-order                           | the conter<br>4 bits (E7-<br>ts of regist | nts of register B to the<br>-E4) of register E, and<br>ter A to the low-order 4                               |



| TFR0A (Tra       | ansfer data to register FR0 from Accumulator)                       |                    |                  |             |                                                |
|------------------|---------------------------------------------------------------------|--------------------|------------------|-------------|------------------------------------------------|
| Instruction      | D9 D0                                                               | Number of words    | Number of cycles | Flag CY     | Skip condition                                 |
| code             | <u>1 0 0 0 1 0 1 0 2 2 2 8 </u> <sub>16</sub>                       | 1                  | 1                | _           | _                                              |
| Operation:       | $(FR0) \leftarrow (A)$                                              | Grouping:          | Input/Outp       | ut operatio |                                                |
| operation.       | $(1,0) \leftarrow (R)$                                              | Description        |                  |             | nts of register A to the                       |
|                  |                                                                     |                    | port output      | structure   | control register FR0.                          |
|                  |                                                                     |                    |                  |             |                                                |
|                  |                                                                     |                    |                  |             |                                                |
|                  |                                                                     |                    |                  |             |                                                |
|                  |                                                                     |                    |                  |             |                                                |
| TFR1A (Tra       | ansfer data to register FR1 from Accumulator)                       |                    |                  |             |                                                |
| Instruction      |                                                                     | Number of<br>words | Number of cycles | Flag CY     | Skip condition                                 |
| code             | 1     0     0     1     0     1     0     1     2     2     2     9 | 1                  | 1                | _           |                                                |
|                  |                                                                     |                    |                  |             |                                                |
| Operation:       | (FR1) ← (A)                                                         | Grouping:          | Input/Outp       |             |                                                |
|                  |                                                                     | Description        |                  |             | nts of register A to the control register FR1. |
|                  |                                                                     |                    |                  |             | 5                                              |
|                  |                                                                     |                    |                  |             |                                                |
|                  |                                                                     |                    |                  |             |                                                |
|                  |                                                                     |                    |                  |             |                                                |
| TFR2A (Tra       | ansfer data to register FR2 from Accumulator)                       |                    |                  |             |                                                |
| Instruction      | D9 D0                                                               | Number of          | Number of        | Flag CY     | Skip condition                                 |
| code             | 1 0 0 0 1 0 1 0 1 0 <sub>2</sub> 2 2 A <sub>16</sub>                | words              | cycles           | _           |                                                |
|                  |                                                                     | 1                  | 1                | -           | _                                              |
| Operation:       | $(FR2) \leftarrow (A)$                                              | Grouping:          | Input/Outp       | ut operatio | n                                              |
|                  |                                                                     | Description        |                  |             | ts of register A to the                        |
|                  |                                                                     |                    | port output      | structure   | control register FR2.                          |
|                  |                                                                     |                    |                  |             |                                                |
|                  |                                                                     |                    |                  |             |                                                |
|                  |                                                                     |                    |                  |             |                                                |
|                  | · · · · · · · · · · · · · · · · · · ·                               |                    |                  |             |                                                |
|                  | ansfer data to register FR3 from Accumulator)                       | Number of          | Number           |             | Olvin condition                                |
| Instruction code | D9 D0<br>1 0 0 0 1 0 1 0 1 1 2 2 B 10                               | Number of<br>words | Number of cycles | Flag CY     | Skip condition                                 |
|                  |                                                                     | 1                  | 1                | -           | _                                              |
| Operation:       | $(FR3) \leftarrow (A)$                                              | Grouping:          | Input/Outp       | ut operatio |                                                |
| operation.       |                                                                     |                    |                  |             | its of register A to the                       |
|                  |                                                                     |                    | port output      | structure   | control register FR3.                          |
|                  |                                                                     |                    |                  |             |                                                |
|                  |                                                                     |                    |                  |             |                                                |
|                  |                                                                     |                    |                  |             |                                                |
|                  |                                                                     |                    |                  |             |                                                |



| TI1A (Trans | sfer data to register I1 from Accumulator)                               |                          |              |              |                           |
|-------------|--------------------------------------------------------------------------|--------------------------|--------------|--------------|---------------------------|
| Instruction | D9 D0                                                                    | Number of                | Number of    | Flag CY      | Skip condition            |
| code        |                                                                          | words                    | cycles       |              |                           |
|             | 1 0 0 0 0 1 0 1 1 1 2 2 1 7 16                                           | 1                        | 1            | -            | _                         |
| Operation:  | $(I1) \leftarrow (A)$                                                    | Grouping:                | Interrupt o  | peration     |                           |
|             |                                                                          | Description              |              |              | s of register A to inter- |
|             |                                                                          |                          | rupt contro  | l register l | 1.                        |
|             |                                                                          |                          |              |              |                           |
|             |                                                                          |                          |              |              |                           |
|             |                                                                          |                          |              |              |                           |
|             |                                                                          |                          |              |              |                           |
|             |                                                                          |                          |              |              |                           |
|             | sfer data to register I2 from Accumulator)                               | 1                        |              | · · · ·      |                           |
| Instruction | D9 D0                                                                    | Number of                | Number of    | Flag CY      | Skip condition            |
| code        | $\begin{vmatrix} 1 & 0 & 0 & 0 & 0 & 1 & 1 & 0 & 0 & 0 \\ \end{vmatrix}$ | words                    | cycles       |              |                           |
|             |                                                                          | 1                        | 1            | -            | -                         |
| Operation:  | $(I2) \leftarrow (A)$                                                    | Grouping:                | Interrupt o  | neration     |                           |
| oporation   |                                                                          |                          |              |              | s of register A to inter- |
|             |                                                                          |                          | rupt contro  |              |                           |
|             |                                                                          |                          |              | -            |                           |
|             |                                                                          |                          |              |              |                           |
|             |                                                                          |                          |              |              |                           |
|             |                                                                          |                          |              |              |                           |
|             |                                                                          |                          |              |              |                           |
| TI3A (Trans | sfer data to register I3 from Accumulator)                               |                          |              |              |                           |
| Instruction | D9 D0                                                                    | Number of                | Number of    | Flag CY      | Skip condition            |
| code        | 1 0 0 0 0 1 1 0 1 0 2 2 1 A 16                                           | words                    | cycles       |              |                           |
|             |                                                                          | 1                        | 1            | -            | -                         |
| Oneration   |                                                                          | Crouning                 | Interrupt of |              |                           |
| Operation:  | (I30) ← (A0)                                                             | Grouping:                | Interrupt of |              | s of the lowermost bit    |
|             |                                                                          | Description              |              |              | terrupt control register  |
|             |                                                                          |                          | (*) e        |              |                           |
|             |                                                                          |                          |              |              |                           |
|             |                                                                          |                          |              |              |                           |
|             |                                                                          |                          |              |              |                           |
|             |                                                                          |                          |              |              |                           |
| TJ1A (Tran  | sfer data to register J1 from Accumulator)                               |                          |              |              |                           |
| Instruction | D9 D0                                                                    | Number of                | Number of    | Flag CY      | Skip condition            |
| code        |                                                                          | words                    | cycles       |              |                           |
|             |                                                                          | 1                        | 1            | -            | -                         |
|             |                                                                          | <b>a</b> .               |              | · ·          |                           |
| Operation:  | $(J1) \leftarrow (A)$                                                    | Grouping:<br>Description | Serial I/O   |              | a of register A to parial |
|             |                                                                          | Description              | I/O control  |              | s of register A to serial |
|             |                                                                          |                          |              | register JI  | •                         |
|             |                                                                          |                          |              |              |                           |
|             |                                                                          |                          |              |              |                           |
|             |                                                                          |                          |              |              |                           |
|             |                                                                          |                          |              |              |                           |
|             |                                                                          | 1                        |              |              |                           |



| TK0A (Tran       | nsfer data to register K0 from Accumulator)                                  |                    |                  |             |                          |
|------------------|------------------------------------------------------------------------------|--------------------|------------------|-------------|--------------------------|
| Instruction      | D9 D0                                                                        | Number of          | Number of        | Flag CY     | Skip condition           |
| code             | 1     0     0     0     1     1     0     1     1     2     2     1     B    | words<br>1         | cycles<br>1      | _           |                          |
|                  |                                                                              |                    |                  |             |                          |
| Operation:       | $(K0) \leftarrow (A)$                                                        | Grouping:          | Input/Outp       |             |                          |
|                  |                                                                              | Description        |                  |             | ts of register A to key- |
|                  |                                                                              |                    | on wakeup        | control re  | gister KU.               |
|                  |                                                                              |                    |                  |             |                          |
|                  |                                                                              |                    |                  |             |                          |
|                  |                                                                              |                    |                  |             |                          |
|                  |                                                                              |                    |                  |             |                          |
| TK1A (Trar       | nsfer data to register K1 from Accumulator)                                  |                    |                  |             |                          |
| Instruction      | D9 D0                                                                        | Number of          | Number of        | Flag CY     | Skip condition           |
| code             | 1     0     0     0     1     0     1     0     0       2     1     4     16 | words              | cycles           |             |                          |
|                  |                                                                              | 1                  | 1                | -           | -                        |
| Operation:       | (K1) ← (A)                                                                   | Grouping:          | Input/Outp       | ut operatio | ิท                       |
| -                |                                                                              |                    |                  |             | ts of register A to key- |
|                  |                                                                              |                    | on wakeup        | control re  | gister K1.               |
|                  |                                                                              |                    |                  |             |                          |
|                  |                                                                              |                    |                  |             |                          |
|                  |                                                                              |                    |                  |             |                          |
|                  |                                                                              |                    |                  |             |                          |
| THOM             |                                                                              |                    |                  |             |                          |
| -                | nsfer data to register K2 from Accumulator)                                  | Number of          | Number           |             | Olvin eenditien          |
| Instruction code |                                                                              | Number of<br>words | Number of cycles | Flag CY     | Skip condition           |
| coue             | <u>1 0 0 0 0 1 0 1 0 1</u> <u>2 1 5</u> <sub>16</sub>                        | 1                  | 1                | _           | _                        |
|                  |                                                                              |                    |                  |             |                          |
| Operation:       | $(K2) \leftarrow (A)$                                                        | Grouping:          | Input/Outp       |             |                          |
|                  |                                                                              | Description        | on wakeup        |             | ts of register A to key- |
|                  |                                                                              |                    | on wakeup        | Control 10  |                          |
|                  |                                                                              |                    |                  |             |                          |
|                  |                                                                              |                    |                  |             |                          |
|                  |                                                                              |                    |                  |             |                          |
|                  |                                                                              |                    |                  |             |                          |
| TL1A (Tran       | sfer data to register L1 from Accumulator)                                   | •                  |                  |             |                          |
| Instruction      | D9 D0                                                                        | Number of          | Number of        | Flag CY     | Skip condition           |
| code             | 1 0 0 0 0 0 1 0 1 0 <sub>2</sub> 2 0 A <sub>16</sub>                         | words              | cycles           |             |                          |
|                  |                                                                              | 1                  | 1                | -           | -                        |
| Operation:       | $(L1) \leftarrow (A)$                                                        | Grouping:          | LCD opera        | ation       |                          |
| •                |                                                                              | Description        |                  |             | ts of register A to LCD  |
|                  |                                                                              |                    | control reg      | ister L1.   |                          |
|                  |                                                                              |                    |                  |             |                          |
|                  |                                                                              |                    |                  |             |                          |
|                  |                                                                              |                    |                  |             |                          |
|                  |                                                                              |                    |                  |             |                          |
|                  |                                                                              |                    |                  |             |                          |



| TL2A (Tran       | sfer data to register L2 from Accumulator)                             |                          |                             |              |                                                    |
|------------------|------------------------------------------------------------------------|--------------------------|-----------------------------|--------------|----------------------------------------------------|
| Instruction      | D9 D0                                                                  | Number of words          | Number of cycles            | Flag CY      | Skip condition                                     |
| code             | 1 0 0 0 0 0 1 0 1 1 <u>2</u> 2 0 B <sub>16</sub>                       | 1                        | 1                           | _            | _                                                  |
| Operation:       | $(L2) \leftarrow (A)$                                                  | Grouping:                | LCD opera                   | tion         |                                                    |
| Operation.       | $(L2) \leftarrow (R)$                                                  |                          |                             |              | ts of register A to LCD                            |
|                  |                                                                        |                          | control reg                 |              | -                                                  |
|                  |                                                                        |                          |                             |              |                                                    |
|                  |                                                                        |                          |                             |              |                                                    |
|                  |                                                                        |                          |                             |              |                                                    |
|                  |                                                                        |                          |                             |              |                                                    |
| TLCA (Trar       | nsfer data to timer LC and register RLC from Accum                     | ulator)                  |                             |              |                                                    |
| Instruction      | D9 D0                                                                  | Number of                | Number of                   | Flag CY      | Skip condition                                     |
| code             | 1 0 0 0 0 0 1 1 0 1 2 2 0 D 16                                         | words                    | cycles                      |              |                                                    |
|                  |                                                                        | 1                        | 1                           | -            | -                                                  |
| Operation:       | $(LC) \leftarrow (A)$                                                  | Grouping:                | Timer oper                  |              |                                                    |
|                  | $(RLC) \leftarrow (A)$                                                 | Description              |                             |              | ts of register A to timer                          |
|                  |                                                                        |                          | LC and rele                 | bad registe  | er RLC.                                            |
|                  |                                                                        |                          |                             |              |                                                    |
|                  |                                                                        |                          |                             |              |                                                    |
|                  |                                                                        |                          |                             |              |                                                    |
|                  |                                                                        |                          |                             |              |                                                    |
|                  | nsfer data to Memory from Accumulator)                                 | Number of                | Number of                   |              | Olvin sondition                                    |
| Instruction code | D9 D0<br>1 0 1 0 1 1 i i i 2 B i                                       | Number of<br>words       | Number of cycles            | Flag CY      | Skip condition                                     |
|                  | 1 0 1 0 1 1 <u>j</u> <u>j</u> <u>j</u> <u>j</u> 2 <u>B</u> <u>j</u> 16 | 1                        | 1                           | -            | _                                                  |
| Operation:       | $(M(DP)) \leftarrow (A)$                                               | Grouping:                | RAM to reg                  | nister trans |                                                    |
| oporation        | $(X) \leftarrow (X) EXOR(j)$                                           |                          |                             |              | contents of register A                             |
|                  | j = 0 to 15                                                            |                          |                             |              | e OR operation is per-                             |
|                  |                                                                        |                          |                             | -            | ster X and the value j<br>I, and stores the result |
|                  |                                                                        |                          | in register                 |              |                                                    |
|                  |                                                                        |                          |                             |              |                                                    |
|                  |                                                                        |                          |                             |              |                                                    |
| · · · · ·        | nsfer data to register MR from Accumulator)                            |                          |                             | -            |                                                    |
| Instruction code |                                                                        | Number of<br>words       | Number of cycles            | Flag CY      | Skip condition                                     |
| code             | <u>1 0 0 0 0 1 0 1 1 0</u> <u>2 2 1 6</u> <sub>16</sub>                | 1                        | 1                           | -            | _                                                  |
| Operation:       |                                                                        | Crouning                 | Otherener                   |              | <u> </u>                                           |
| Operation.       | $(MR) \leftarrow (A)$                                                  | Grouping:<br>Description | Other oper<br>: Transfers t |              | s of register A to clock                           |
|                  |                                                                        |                          | control reg                 |              |                                                    |
|                  |                                                                        |                          |                             |              |                                                    |
|                  |                                                                        |                          |                             |              |                                                    |
|                  |                                                                        |                          |                             |              |                                                    |
|                  |                                                                        |                          |                             |              |                                                    |



| D9 D0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Number of                                              | Number of                                                                                                                                                                        | Flag CY                                                | Skip condition                                                                                                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| 1 0 1 0 1 0 1 0 1 0 <u>1</u> 0 <u>0</u> <u>1</u> 0 <u>0</u> 0 0 0 0 | 1                                                      | 1                                                                                                                                                                                | -                                                      | _                                                                                                                                |
| $(PA_0) \leftarrow (A_0)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Grouping:                                              | Timer oper                                                                                                                                                                       | ation                                                  |                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                        | : Transfers t                                                                                                                                                                    | he conten                                              |                                                                                                                                  |
| ansfer data to Pre-Scaler from Accumulator and reg                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ister B)                                               | 1                                                                                                                                                                                |                                                        |                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Number of<br>words                                     | Number of cycles                                                                                                                                                                 | Flag CY                                                | Skip condition                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1                                                      | 1                                                                                                                                                                                | -                                                      | _                                                                                                                                |
| $(RPS7-RPS4) \leftarrow (B)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Grouping:                                              | Timer oper                                                                                                                                                                       | ation                                                  |                                                                                                                                  |
| $(TPS7-TPS4) \leftarrow (B)$<br>$(RPS3-RPS0) \leftarrow (A)$<br>$(TPS3-TPS0) \leftarrow (A)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Description                                            | high-order<br>reload regi<br>tents of reg                                                                                                                                        | 4 bits of p<br>ster RPS,<br>gister A to                | nts of register B to the<br>rescaler and prescaler<br>and transfers the con-<br>the low-order 4 bits of<br>caler reload register |
| ansfer data to register PU0 from Accumulator)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                        |                                                                                                                                                                                  |                                                        |                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Number of<br>words                                     | Number of cycles                                                                                                                                                                 | Flag CY                                                | Skip condition                                                                                                                   |
| 1 0 0 0 1 0 1 0 1 2 2 2 0 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1                                                      | 1                                                                                                                                                                                | -                                                      | -                                                                                                                                |
| (PU0) ← (A)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Grouping:<br>Description                               | : Transfers                                                                                                                                                                      | the conten                                             | ts of register A to pull-                                                                                                        |
| ansfer data to register PU1 from Accumulator)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                        |                                                                                                                                                                                  |                                                        |                                                                                                                                  |
| D9 D0<br>1 0 0 0 1 0 1 1 0 2 2 F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Number of<br>words                                     | Number of cycles                                                                                                                                                                 | Flag CY                                                | Skip condition                                                                                                                   |
| 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1                                                      | 1                                                                                                                                                                                | -                                                      | -                                                                                                                                |
| (PU1) ← (A)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Grouping:<br>Description                               | : Transfers                                                                                                                                                                      | the conten                                             | ts of register A to pull-                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | $\begin{array}{c c c c c c c c c } \hline 1 & 0 & 1 & 0 & 1 & 0 & 1 & 0 & 2 & 2 & A & A & B & Words & 1 & 0 & 1 & 0 & 2 & 2 & A & A & B & 1 & 0 & 0 & 1 & 0 & 0 & 0 & 0 & 0 & 0$ | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                           |



| TQ1A (Trar  | nsfer data to register Q1 from Accumulator)                                                        |                    |                  |             |                           |
|-------------|----------------------------------------------------------------------------------------------------|--------------------|------------------|-------------|---------------------------|
| Instruction | D9 D0                                                                                              | Number of          | Number of        | Flag CY     | Skip condition            |
| code        | 1 0 0 0 0 0 0 1 0 0 <sub>2</sub> 2 0 4 <sub>16</sub>                                               | words              | cycles           |             |                           |
|             |                                                                                                    | 1                  | 1                | -           | -                         |
| Operation:  | $(Q1) \leftarrow (A)$                                                                              | Grouping:          | A/D conve        | rsion oper: | ation                     |
| oporation   |                                                                                                    | Description        |                  |             | its of register A to A/D  |
|             |                                                                                                    |                    | control reg      |             | -                         |
|             |                                                                                                    |                    |                  |             |                           |
|             |                                                                                                    |                    |                  |             |                           |
|             |                                                                                                    |                    |                  |             |                           |
|             |                                                                                                    |                    |                  |             |                           |
| TO2A (Tran  | nsfer data to register Q2 from Accumulator)                                                        |                    |                  |             |                           |
| Instruction | D9 D0                                                                                              | Number of          | Number of        | Flag CY     | Skip condition            |
| code        |                                                                                                    | words              | cycles           | r lag e r   | onp conduction            |
|             |                                                                                                    | 1                  | 1                | -           | _                         |
|             |                                                                                                    |                    |                  |             |                           |
| Operation:  | $(Q2) \leftarrow (A)$                                                                              | Grouping:          | A/D conve        |             |                           |
|             |                                                                                                    | Description        | control reg      |             | ts of register A to A/D   |
|             |                                                                                                    |                    |                  |             |                           |
|             |                                                                                                    |                    |                  |             |                           |
|             |                                                                                                    |                    |                  |             |                           |
|             |                                                                                                    |                    |                  |             |                           |
|             |                                                                                                    |                    |                  |             |                           |
|             | nsfer data to register Q3 from Accumulator)                                                        |                    |                  |             |                           |
| Instruction |                                                                                                    | Number of<br>words | Number of cycles | Flag CY     | Skip condition            |
| code        | 1       0       0       0       0       1       1       0       2       2       0       6       16 | 1                  | 1                | _           |                           |
|             |                                                                                                    |                    |                  |             |                           |
| Operation:  | $(Q3) \leftarrow (A)$                                                                              | Grouping:          | A/D conver       |             |                           |
|             |                                                                                                    | Description        |                  |             | ts of register A to A/D   |
|             |                                                                                                    |                    | control reg      | ister Q3.   |                           |
|             |                                                                                                    |                    |                  |             |                           |
|             |                                                                                                    |                    |                  |             |                           |
|             |                                                                                                    |                    |                  |             |                           |
|             |                                                                                                    |                    |                  |             |                           |
| TR1AB (Tra  | ansfer data to register R1 from Accumulator and reg                                                | gister B)          |                  |             |                           |
| Instruction | D9 D0                                                                                              | Number of          | Number of        | Flag CY     | Skip condition            |
| code        | 1 0 0 0 1 1 1 1 1 1 2 2 3 F 16                                                                     | words              | cycles           |             |                           |
|             |                                                                                                    | 1                  | 1                | -           | -                         |
| Operation:  | (R17–R14) ← (B)                                                                                    | Grouping:          | Timer oper       | ation       |                           |
|             | (R13–R10) ← (A)                                                                                    | Description        |                  |             | nts of register B to the  |
|             |                                                                                                    |                    | -                |             | 7-R14) of reload regis-   |
|             |                                                                                                    |                    |                  |             | ents of register A to the |
|             |                                                                                                    |                    | ter R1.          | 4 DIIS (R13 | -R10) of reload regis-    |
|             |                                                                                                    |                    |                  |             |                           |
|             |                                                                                                    |                    |                  |             |                           |
|             |                                                                                                    | L                  |                  |             |                           |



| TR3AB (Tra  | ransfer data to register R3 from Accumulator and reg |       |        |       |       |       |        |     |     |                |       |       |         | gister B)   |              |               |                                                  |
|-------------|------------------------------------------------------|-------|--------|-------|-------|-------|--------|-----|-----|----------------|-------|-------|---------|-------------|--------------|---------------|--------------------------------------------------|
| Instruction | D                                                    | )     |        |       |       |       |        |     |     | Do             |       |       |         | Number of   | Number of    | Flag CY       | Skip condition                                   |
| code        | 1                                                    | 0     | 0      | 0     | 1     | 1     | 1      | o   | 1   | 1              | 2     | 3     | B       | words       | cycles       |               |                                                  |
|             |                                                      |       |        | -     |       | -     |        |     |     |                | 2     |       | 16      | 1           | 1            | -             | -                                                |
| Operation:  | (R                                                   | 37–R  | 34) ←  | · (B) |       |       |        |     |     |                |       |       |         | Grouping:   | Timer oper   | ration        |                                                  |
|             | •                                                    |       | 30) ←  | • •   |       |       |        |     |     |                |       |       |         | Description |              |               | its of register B to the                         |
|             | ``                                                   |       |        | ( )   |       |       |        |     |     |                |       |       |         |             |              |               | 7–R34) of reload regis-                          |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             | -            |               | ents of register A to the                        |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             | low-order    | 4 bits (R33   | -R30) of reload regis-                           |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             | ter R3.      |               |                                                  |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             |              |               |                                                  |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             |              |               |                                                  |
| TSIAB (Tra  | ansf                                                 | er da | ata to | o re  | gist  | ter S | SI fro | m   | Ac  | cum            | ulato | or ar | nd regi | ster B)     |              |               |                                                  |
| Instruction | D                                                    | )     |        |       |       |       |        |     |     | D0             |       |       |         | Number of   | Number of    | Flag CY       | Skip condition                                   |
| code        | 1                                                    | 0     | 0      | 0     | 1     | 1     | 1      | )   | 0   | 0              | 2     | 3     | 8 16    | words       | cycles       |               |                                                  |
|             |                                                      |       | -      | -     |       |       |        |     | -   | :              | 2 ∟   | -     | 16      | 1           | 1            | -             | -                                                |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             |              |               |                                                  |
| Operation:  |                                                      |       | +) ← ( |       |       |       |        |     |     |                |       |       |         | Grouping:   | Timer oper   |               |                                                  |
|             | (5                                                   | 3-510 | ) → (  | A)    |       |       |        |     |     |                |       |       |         | Description |              |               | ts of register B to the                          |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             | -            |               | -SI4) of serial I/O reg-<br>fers the contents of |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             |              |               | order 4 bits (SI3–SI0) of                        |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             | serial I/O r |               |                                                  |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             |              | - <b>- -</b>  |                                                  |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             |              |               |                                                  |
| TV1A (Trar  | nsfe                                                 | r dat | ta to  | rea   | liste | er V  | 1 fro  | m / | Acc | umi            | ilato | r)    |         |             |              |               |                                                  |
| Instruction | D                                                    |       |        | icg   | 1510  | V 10  | 1 110  |     | 100 | D <sub>0</sub> | nato  | ·')   |         | Number of   | Number of    | Flag CY       | Skip condition                                   |
| code        | 0                                                    | 0     | 0      | 0     | 1     | 1     | 1      | 1   | 1   | 1              | 0     | 3     | F       | words       | cycles       | r lag O l     | Chip Condition                                   |
|             | 0                                                    | 0     | 0      | 0     | 1     | •     | 1      | •   | 1   | :              | 2     | 5     | 16      | 1           | 1            | -             | -                                                |
| Operation:  | (V                                                   | 1) ←  | (A)    |       |       |       |        |     |     |                |       |       |         | Grouping:   | Interrupt o  | peration      |                                                  |
|             | (.                                                   | ., .  | (, ,)  |       |       |       |        |     |     |                |       |       |         | Description |              | -             | ts of register A to inter-                       |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             | rupt contro  | ol register \ | /1.                                              |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             |              |               |                                                  |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             |              |               |                                                  |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             |              |               |                                                  |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             |              |               |                                                  |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             |              |               |                                                  |
| TV2A (Trar  | nsfe                                                 | r dat | ta to  | reg   | iste  | er V  | 2 fro  | m / | Acc | umu            | ulato | r)    |         |             |              |               |                                                  |
| Instruction | D                                                    | )     |        |       |       |       |        |     |     | D0             |       |       |         | Number of   | Number of    | Flag CY       | Skip condition                                   |
| code        | 0                                                    | 0     | 0      | 0     | 1     | 1     | 1      | 1   | 1   | 0              | , 0   | 3     | E 16    | words       | cycles       |               |                                                  |
|             |                                                      | -     | 1 1    |       |       |       |        |     |     |                | 2 L   | -     | 10      | 1           | 1            | -             | -                                                |
| Operation:  | (V                                                   | 2) ←  | (A)    |       | -     |       |        |     |     |                |       |       |         | Grouping:   | Interrupt o  | peration      |                                                  |
| •           |                                                      | ,     | ( )    |       |       |       |        |     |     |                |       |       |         | Description | •            | •             | ts of register A to inter-                       |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         | -           | rupt contro  | ol register \ | /2.                                              |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             |              |               |                                                  |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             |              |               |                                                  |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             |              |               |                                                  |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             |              |               |                                                  |
|             |                                                      |       |        |       |       |       |        |     |     |                |       |       |         |             |              |               |                                                  |



| TW1A (Tra   | A (Transfer data to register W1 from Accumulator) |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    |                          |                         |            |                           |  |  |  |
|-------------|---------------------------------------------------|-----------------------------------------------|-------|-------|------|-------|----------|----------|-------------|------|---------|------|------------|---|----|--------------------------|-------------------------|------------|---------------------------|--|--|--|
| Instruction | D9                                                |                                               |       |       | -    |       |          |          |             | D0   |         |      |            |   |    | Number of                | Number of               | Flag CY    | Skip condition            |  |  |  |
| code        | 1                                                 | 0                                             | 0     | 0     | 0    | 0     | 1        | 1        | 1           | 0    |         | 2    | 0          | E | 7  | words                    | cycles                  |            |                           |  |  |  |
|             |                                                   |                                               |       |       |      |       |          | I        |             |      | 2       |      | I          |   | 16 | 1                        | 1                       | -          | -                         |  |  |  |
| Operation:  | (W                                                | 1) ←                                          | (A)   |       |      |       |          |          |             |      |         |      |            |   |    | Grouping:                | Timer oper              | ration     |                           |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    | Description              |                         |            | ts of register A to timer |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    | control register W1.     |                         |            |                           |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    |                          |                         |            |                           |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    |                          |                         |            |                           |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    |                          |                         |            |                           |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    |                          |                         |            |                           |  |  |  |
| TW2A (Tra   | nsfe                                              | r da                                          | ta to | o re  | gist | ter \ | N2       | fror     | n A         | ccur | nu      | lato | or)        |   |    |                          |                         |            |                           |  |  |  |
| Instruction | D9                                                |                                               |       |       |      |       | -        |          |             | D0   |         |      | ,          |   |    | Number of                | Number of               | Flag CY    | Skip condition            |  |  |  |
| code        | 1                                                 | 0                                             | 0     | 0     | 0    | 0     | 1        | 1        | 1           | 1    | 2       | 2    | 0          | F | 16 | words                    | cycles                  |            |                           |  |  |  |
|             |                                                   |                                               |       | I I   |      |       |          | 1        |             |      | 2       |      |            |   |    | 1                        | 1                       | -          | -                         |  |  |  |
| Operation:  | (W)                                               | 2) ←                                          | (A)   |       |      |       |          |          |             |      |         |      |            |   |    | Grouping:                | Timer oper              | ration     |                           |  |  |  |
| operation.  | (***                                              | _) <                                          | (~)   |       |      |       |          |          |             |      |         |      |            |   |    |                          |                         |            | ts of register A to timer |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    |                          | control reg             |            | 0                         |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    |                          |                         |            |                           |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    |                          |                         |            |                           |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    |                          |                         |            |                           |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    |                          |                         |            |                           |  |  |  |
| TW3A (Tra   | nsfe                                              | r da                                          | ta to | o rec | tair | er \  | N3       | fror     | n A         | ccur | ทม      | lato | or)        |   |    |                          |                         |            |                           |  |  |  |
| Instruction | D9                                                |                                               |       |       | giot |       |          |          |             | D0   |         | iaic | ,,,        |   |    | Number of                | Number of               | Flag CY    | Skip condition            |  |  |  |
| code        | 1                                                 | 0                                             | 0     | 0     | 0    | 1     | 0        | 0        | 0           | 0    |         | 2    | 1          | 0 | ٦  | words                    | cycles                  | , ag e i   |                           |  |  |  |
|             | Ŀ                                                 |                                               | Ů     | •     | •    |       | <u> </u> | <u> </u> |             | Ů    | 2       |      |            | - | 16 | 1                        | 1                       | -          | -                         |  |  |  |
| Operation   | () \ /                                            | <u>, , , , , , , , , , , , , , , , , , , </u> | ( )   |       |      |       |          |          |             |      |         |      |            |   |    | Crouning                 | Timor on o              | ration     |                           |  |  |  |
| Operation:  | ( • • •                                           | 3) ←                                          | (A)   |       |      |       |          |          |             |      |         |      |            |   |    | Grouping:<br>Description | Timer oper<br>Transfers |            | ts of register A to timer |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    |                          | control reg             |            |                           |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    |                          |                         |            |                           |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    |                          |                         |            |                           |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    |                          |                         |            |                           |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    |                          |                         |            |                           |  |  |  |
| TW4A (Tra   | nefo                                              | r da                                          | to to |       | nict |       | NA       | fror     | $n \Lambda$ | COUR | <u></u> | late | <u>)</u>   |   |    |                          |                         |            |                           |  |  |  |
| Instruction | D9                                                |                                               | ιa ιι | Jieí  | JISI |       |          |          |             | D0   | nu      | all  | <i>,</i> , |   |    | Number of                | Number of               | Flag CY    | Skip condition            |  |  |  |
| code        | 1                                                 | 0                                             | 0     | 0     | 0    | 1     | 0        | 0        | 0           | 1    |         | 2    | 1          | 1 |    | words                    | cycles                  | T lay CT   | Skip condition            |  |  |  |
|             |                                                   | 0                                             | 0     | 0     | 0    | I     | 0        | 0        | 0           | 1    | 2       | 2    | 1          | 1 | 16 | 1                        | 1                       | _          | -                         |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    |                          |                         |            |                           |  |  |  |
| Operation:  | (W4                                               | 4) ←                                          | (A)   |       |      |       |          |          |             |      |         |      |            |   |    | Grouping:                | Timer oper              |            |                           |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    | Description              | control reg             |            | ts of register A to timer |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    |                          | control reg             | 13161 114. |                           |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    |                          |                         |            |                           |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    |                          |                         |            |                           |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    |                          |                         |            |                           |  |  |  |
|             |                                                   |                                               |       |       |      |       |          |          |             |      |         |      |            |   |    |                          |                         |            |                           |  |  |  |



| TW5A (Tra        | nsfe | r da         | ta to  | o reg | gist | er \ | N5 f     | rom | A   | ccur    | nu   | lato | or) |   |            |                                                                   |                     |             |                                                   |  |  |  |
|------------------|------|--------------|--------|-------|------|------|----------|-----|-----|---------|------|------|-----|---|------------|-------------------------------------------------------------------|---------------------|-------------|---------------------------------------------------|--|--|--|
| Instruction      | D9   |              |        |       |      |      |          |     |     | D0      |      |      |     |   | _          | Number of                                                         | Number of           | Flag CY     | Skip condition                                    |  |  |  |
| code             | 1    | 0            | 0      | 0     | 0    | 1    | 0        | 0   | 1   | 0       |      | 2    | 1   | 2 | 2          | words                                                             | cycles              |             |                                                   |  |  |  |
|                  |      |              |        |       |      |      |          |     |     | ·       | 12   |      |     |   | 16         | 1                                                                 | 1                   | -           | _                                                 |  |  |  |
| Operation:       | (W5  | 5) ←         | (A)    |       |      |      |          |     |     |         |      |      |     |   |            | Grouping:                                                         | Timer oper          | ration      |                                                   |  |  |  |
|                  | ,    | ,            | . ,    |       |      |      |          |     |     |         |      |      |     |   |            | <b>Description:</b> Transfers the contents of register A to timer |                     |             |                                                   |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            | control register W5.                                              |                     |             |                                                   |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            |                                                                   |                     |             |                                                   |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            |                                                                   |                     |             |                                                   |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            |                                                                   |                     |             |                                                   |  |  |  |
|                  |      |              |        |       |      |      | <u> </u> |     |     |         |      |      |     |   |            |                                                                   |                     |             |                                                   |  |  |  |
| TW6A (Tra        |      | r da         | ita te | o reg | gist | er   | /V6 t    | rom | A A |         | mu   | late | or) |   |            | Number                                                            | Number              |             |                                                   |  |  |  |
| Instruction code | D9   | 0            | 0      | 0     | 0    | 1    | 0        | 0   | 1   | D0      |      | 2    | 1   | 3 | 3          | Number of<br>words                                                | Number of<br>cycles | Flag CY     | Skip condition                                    |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         | 12 1 |      |     |   | <b></b> 16 | 1                                                                 | 1                   | -           | -                                                 |  |  |  |
| Operation:       | (We  | 3) ←         | (A)    |       |      |      |          |     |     |         |      |      |     |   |            | Grouping:                                                         | Timer opei          |             |                                                   |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            | Description                                                       |                     |             | ts of register A to timer                         |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            |                                                                   | control reg         | ister W6.   |                                                   |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            |                                                                   |                     |             |                                                   |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            |                                                                   |                     |             |                                                   |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            |                                                                   |                     |             |                                                   |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            |                                                                   |                     |             |                                                   |  |  |  |
| TYA (Trans       |      | lata         | to r   | regis | ster | Υf   | rom      | Acc | cun | nula    | to   | r)   |     |   |            | 1                                                                 |                     |             |                                                   |  |  |  |
| Instruction code | D9   | 0            | 0      | 0     | 0    | 0    | 1        | 1   | 0   | D0<br>0 |      | 0    | 0   |   |            | Number of<br>words                                                | Number of<br>cycles | Flag CY     | Skip condition                                    |  |  |  |
|                  |      | 0            |        | Ū     | •    | 0    |          | •   | -   | 0       | 2    | •    |     |   | 16         | 1                                                                 | 1                   | -           | -                                                 |  |  |  |
| Operation:       | (Y)  | ← ( <i>I</i> | ۹)     |       |      |      |          |     |     |         |      |      |     |   |            | Grouping:                                                         | Register to         | register tr | ansfer                                            |  |  |  |
| -                |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            |                                                                   | : Transfers t       |             | ts of register A to regis-                        |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            |                                                                   | ter Y.              |             |                                                   |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            |                                                                   |                     |             |                                                   |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            |                                                                   |                     |             |                                                   |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            |                                                                   |                     |             |                                                   |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            |                                                                   |                     |             |                                                   |  |  |  |
| WRST (Wa         | tchd | log          | time   | er Re | eSe  | eT)  |          |     |     |         |      |      |     |   |            |                                                                   |                     |             |                                                   |  |  |  |
| Instruction      | D9   |              |        |       |      |      |          |     |     | D0      | , ,  |      |     | _ |            | Number of<br>words                                                | Number of           | Flag CY     | Skip condition                                    |  |  |  |
| code             | 1    | 0            | 1      | 0     | 1    | 0    | 0        | 0   | 0   | 0       | 2    | 2    | A   | C | )          | words<br>1                                                        | cycles<br>1         | _           | (WDF1) = 1                                        |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            |                                                                   |                     |             |                                                   |  |  |  |
| Operation:       | `    | ,            | = 1 '  |       |      |      |          |     |     |         |      |      |     |   |            | Grouping:                                                         | Other oper          |             |                                                   |  |  |  |
|                  | Afte | er ski       | ppin   | g, (W | /DF1 | 1) ← | - 0      |     |     |         |      |      |     |   |            | Description                                                       | •                   |             | uction when watchdog                              |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            |                                                                   | -                   |             | ." After skipping, clears<br>. When the WDF1 flag |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            |                                                                   | . ,                 | -           | next instruction. Also,                           |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            |                                                                   |                     |             | imer function when ex-                            |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            |                                                                   | -                   |             | nstruction immediately                            |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            |                                                                   | after the D         | WDT instru  | uction.                                           |  |  |  |
|                  |      |              |        |       |      |      |          |     |     |         |      |      |     |   |            |                                                                   |                     |             |                                                   |  |  |  |



| XAM j (eXo                                                                      | change Accumulator and Memory data)                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  |         |                |  |
|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------|----------------|--|
| Instruction code                                                                | D9 D0<br>1 0 1 1 0 1 i i i i 2 2 D i 46                                                                                                          | Number of<br>words                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Number of cycles | Flag CY | Skip condition |  |
|                                                                                 |                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                | -       | -              |  |
| Operation:                                                                      | $(A) \leftarrow \to (M(DP))$                                                                                                                     | Grouping: RAM to register transfer                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                  |         |                |  |
| -<br>                                                                           | $(X) \leftarrow (X)EXOR(j)$<br>j = 0  to  15                                                                                                     | <b>Description:</b> After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X.                                                                                                                                                                                                                                                                   |                  |         |                |  |
| XAMD j (eXchange Accumulator and Memory data and Decrement register Y and skip) |                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  |         |                |  |
| Instruction<br>code                                                             | D9 D0<br>1 0 1 1 1 j j j j 2 F j 16                                                                                                              | Number of<br>words                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Number of cycles | Flag CY | Skip condition |  |
|                                                                                 |                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                | -       | (Y) = 15       |  |
| Operation:                                                                      | $(A) \leftarrow \rightarrow (M(DP))$                                                                                                             | Grouping:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                  |         |                |  |
|                                                                                 | $\begin{array}{l} (X) \leftarrow (X) EXOR(j) \\ j = 0 \text{ to } 15 \\ (Y) \leftarrow (Y) - 1 \end{array}$                                      | Description: After exchanging the contents of M(DP)<br>with the contents of register A, an exclusive<br>OR operation is performed between regis-<br>ter X and the value j in the immediate field,<br>and stores the result in register X.<br>Subtracts 1 from the contents of register Y.<br>As a result of subtraction, when the con-<br>tents of register Y is 15, the next instruction<br>is skipped. When the contents of register Y<br>is not 15, the next instruction is executed.             |                  |         |                |  |
| XAMI j (eXchange Accumulator and Memory data and Increment register Y and skip) |                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  |         |                |  |
| Instruction<br>code                                                             | D9 D0<br>1 0 1 1 1 0 j j j j 2 2 E j 16                                                                                                          | Number of<br>words                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Number of cycles | Flag CY | Skip condition |  |
|                                                                                 |                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                | -       | (Y) = 0        |  |
| Operation:                                                                      | $\begin{array}{l} (A) \leftarrow \rightarrow (M(DP)) \\ (X) \leftarrow (X)EXOR(j) \\ j = 0 \text{ to } 15 \\ (Y) \leftarrow (Y) + 1 \end{array}$ | Grouping:       RAM to register transfer         Description:       After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is performed between register X and the value j in the immediate field, and stores the result in register X. Adds 1 to the contents of register Y. As a result of addition, when the contents of register Y is 0, the next instruction is skipped. when the contents of register Y is not 0, the next instruction is executed. |                  |         |                |  |



| Parameter                     |          |    |    |    |            |            |            | ction |    |            | TPE |   |             |             | r of<br>s       | r of<br>s           |                                                                                                                                                  |
|-------------------------------|----------|----|----|----|------------|------------|------------|-------|----|------------|-----|---|-------------|-------------|-----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Type of instructions          |          | D9 | D8 | D7 | D6         | D5         | D4         | D3    | D2 | D1         | Do  |   | ade<br>otat | cimal<br>on | Number of words | Number of<br>cycles | Function                                                                                                                                         |
|                               | ТАВ      | 0  | 0  | 0  | 0          | 0          | 1          | 1     | 1  | 1          | 0   | 0 | 1           | Е           | 1               | 1                   | $(A) \leftarrow (B)$                                                                                                                             |
|                               | ТВА      | 0  | 0  | 0  | 0          | 0          | 0          | 1     | 1  | 1          | 0   | 0 | 0           | Е           | 1               | 1                   | $(B) \leftarrow (A)$                                                                                                                             |
|                               | TAY      | 0  | 0  | 0  | 0          | 0          | 1          | 1     | 1  | 1          | 1   | 0 | 1           | F           | 1               | 1                   | $(A) \leftarrow (Y)$                                                                                                                             |
|                               | ΤΥΑ      | 0  | 0  | 0  | 0          | 0          | 0          | 1     | 1  | 0          | 0   | 0 | 0           | С           | 1               | 1                   | $(Y) \leftarrow (A)$                                                                                                                             |
| Register to register transfer | ТЕАВ     | 0  | 0  | 0  | 0          | 0          | 1          | 1     | 0  | 1          | 0   | 0 | 1           | A           | 1               | 1                   | $\begin{array}{l} (E7-E4) \leftarrow (B) \\ (E3-E0) \leftarrow (A) \end{array}$                                                                  |
| egister                       | TABE     | 0  | 0  | 0  | 0          | 1          | 0          | 1     | 0  | 1          | 0   | 0 | 2           | A           | 1               | 1                   |                                                                                                                                                  |
| er to r                       | TDA      | 0  | 0  | 0  | 0          | 1          | 0          | 1     | 0  | 0          | 1   | 0 | 2           | 9           | 1               | 1                   | $(DR2-DR0) \leftarrow (A2-A0)$                                                                                                                   |
| Registe                       | TAD      | 0  | 0  | 0  | 1          | 0          | 1          | 0     | 0  | 0          | 1   | 0 | 5           | 1           | 1               | 1                   | $(A2-A0) \leftarrow (DR2-DR0)$<br>$(A3) \leftarrow 0$                                                                                            |
|                               | TAZ      | 0  | 0  | 0  | 1          | 0          | 1          | 0     | 0  | 1          | 1   | 0 | 5           | 3           | 1               | 1                   | $\begin{array}{l} (A1, A0) \leftarrow (Z1, Z0) \\ (A3, A2) \leftarrow 0 \end{array}$                                                             |
|                               | ТАХ      | 0  | 0  | 0  | 1          | 0          | 1          | 0     | 0  | 1          | 0   | 0 | 5           | 2           | 1               | 1                   | $(A) \leftarrow (X)$                                                                                                                             |
|                               | TASP     | 0  | 0  | 0  | 1          | 0          | 1          | 0     | 0  | 0          | 0   | 0 | 5           | 0           | 1               | 1                   | $\begin{array}{l} (A2-A0) \leftarrow (SP2-SP0) \\ (A3) \leftarrow 0 \end{array}$                                                                 |
|                               | LXY x, y | 1  | 1  | Х3 | <b>X</b> 2 | <b>X</b> 1 | <b>X</b> 0 | уз    | у2 | у1         | уо  | 3 | х           | У           | 1               | 1                   | $ \begin{array}{l} (X) \leftarrow x \ x = 0 \ \text{to} \ 15 \\ (Y) \leftarrow y \ y = 0 \ \text{to} \ 15 \end{array} $                          |
| resses                        | LZ z     | 0  | 0  | 0  | 1          | 0          | 0          | 1     | 0  | <b>Z</b> 1 | Z0  | 0 | 4           | 8<br>+z     | 1               | 1                   | $(Z) \leftarrow z \ z = 0 \text{ to } 3$                                                                                                         |
| RAM addresses                 | INY      | 0  | 0  | 0  | 0          | 0          | 1          | 0     | 0  | 1          | 1   | 0 | 1           | 3           | 1               | 1                   | $(Y) \leftarrow (Y) + 1$                                                                                                                         |
| _ <u>∝</u>                    | DEY      | 0  | 0  | 0  | 0          | 0          | 1          | 0     | 1  | 1          | 1   | 0 | 1           | 7           | 1               | 1                   | $(Y) \leftarrow (Y) - 1$                                                                                                                         |
|                               | TAM j    | 1  | 0  | 1  | 1          | 0          | 0          | j     | j  | j          | j   | 2 | С           | j           | 1               | 1                   | $\begin{array}{l} (A) \leftarrow (M(DP)) \\ (X) \leftarrow (X)EXOR(j) \\ j = 0 \text{ to } 15 \end{array}$                                       |
|                               | XAM j    | 1  | 0  | 1  | 1          | 0          | 1          | j     | j  | j          | j   | 2 | D           | j           | 1               | 1                   | $\begin{array}{l} (A) \leftarrow \rightarrow (M(DP)) \\ (X) \leftarrow (X)EXOR(j) \\ j = 0 \text{ to } 15 \end{array}$                           |
| RAM to register transfer      | XAMD j   | 1  | 0  | 1  | 1          | 1          | 1          | j     | j  | j          | j   | 2 | F           | j           | 1               | 1                   | $\begin{array}{l} (A) \leftarrow \rightarrow (M(DP)) \\ (X) \leftarrow (X)EXOR(j) \\ j = 0 \text{ to } 15 \\ (Y) \leftarrow (Y) - 1 \end{array}$ |
| RAM to re                     | XAMI j   | 1  | 0  | 1  | 1          | 1          | 0          | j     | j  | j          | j   | 2 | E           | j           | 1               | 1                   | $\begin{array}{l} (A) \leftarrow \rightarrow (M(DP)) \\ (X) \leftarrow (X)EXOR(j) \\ j = 0 \text{ to } 15 \\ (Y) \leftarrow (Y) + 1 \end{array}$ |
|                               | TMA j    | 1  | 0  | 1  | 0          | 1          | 1          | j     | j  | j          | j   | 2 | В           | j           | 1               | 1                   | $(M(DP)) \leftarrow (A)$<br>$(X) \leftarrow (X)EXOR(j)$<br>j = 0  to  15                                                                         |

# MACHINE INSTRUCTIONS (INDEX BY TYPES)



| Skip condition            | Carry flag CY | Datailed description                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -                         | -             | Transfers the contents of register B to register A.                                                                                                                                                                                                                                                                                                                                                                                                     |
| -                         | -             | Transfers the contents of register A to register B.                                                                                                                                                                                                                                                                                                                                                                                                     |
| -                         | -             | Transfers the contents of register Y to register A.                                                                                                                                                                                                                                                                                                                                                                                                     |
| -                         | -             | Transfers the contents of register A to register Y.                                                                                                                                                                                                                                                                                                                                                                                                     |
| -                         | -             | Transfers the contents of register B to the high-order 4 bits (E7–E4) of register E, and the contents of register A to the low-order 4 bits (E3–E0) of register E.                                                                                                                                                                                                                                                                                      |
| -                         | -             | Transfers the high-order 4 bits (E7–E4) of register E to register B, and low-order 4 bits (E3–E0) of register E to register A.                                                                                                                                                                                                                                                                                                                          |
| _                         | -             | Transfers the contents of the low-order 3 bits (A2-A0) of register A to register D.                                                                                                                                                                                                                                                                                                                                                                     |
| _                         | -             | Transfers the contents of register D to the low-order 3 bits (A2–A0) of register A.                                                                                                                                                                                                                                                                                                                                                                     |
| _                         | -             | Transfers the contents of register Z to the low-order 2 bits (A1, A0) of register A.                                                                                                                                                                                                                                                                                                                                                                    |
| -                         | -             | Transfers the contents of register X to register A.                                                                                                                                                                                                                                                                                                                                                                                                     |
| _                         | -             | Transfers the contents of stack pointer (SP) to the low-order 3 bits (A2–A0) of register A.                                                                                                                                                                                                                                                                                                                                                             |
| Continuous<br>description | -             | Loads the value x in the immediate field to register X, and the value y in the immediate field to register Y. When the LXY instructions are continuously coded and executed, only the first LXY instruction is executed and other LXY instructions coded continuously are skipped.                                                                                                                                                                      |
| -                         | -             | Loads the value z in the immediate field to register Z.                                                                                                                                                                                                                                                                                                                                                                                                 |
| (Y) = 0                   | -             | Adds 1 to the contents of register Y. As a result of addition, when the contents of register Y is 0, the next in-<br>struction is skipped. When the contents of register Y is not 0, the next instruction is executed.                                                                                                                                                                                                                                  |
| (Y) = 15                  | -             | Subtracts 1 from the contents of register Y. As a result of subtraction, when the contents of register Y is 15, the next instruction is skipped. When the contents of register Y is not 15, the next instruction is executed.                                                                                                                                                                                                                           |
| _                         | -             | After transferring the contents of M(DP) to register A, an exclusive OR operation is performed between reg-<br>ister X and the value j in the immediate field, and stores the result in register X.                                                                                                                                                                                                                                                     |
| -                         | -             | After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is per-<br>formed between register X and the value j in the immediate field, and stores the result in register X.                                                                                                                                                                                                                                     |
| (Y) = 15                  | -             | After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is per-<br>formed between register X and the value j in the immediate field, and stores the result in register X.<br>Subtracts 1 from the contents of register Y. As a result of subtraction, when the contents of register Y is 15,<br>the next instruction is skipped. When the contents of register Y is not 15, the next instruction is executed. |
| (Y) = 0                   | -             | After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is per-<br>formed between register X and the value j in the immediate field, and stores the result in register X.<br>Adds 1 to the contents of register Y. As a result of addition, when the contents of register Y is 0, the next in-<br>struction is skipped. When the contents of register Y is not 0, the next instruction is executed.           |
| -                         | -             | After transferring the contents of register A to M(DP), an exclusive OR operation is performed between reg-<br>ister X and the value j in the immediate field, and stores the result in register X.                                                                                                                                                                                                                                                     |
|                           |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



| Parameter               | Mnemonic |        |        |        |        |        |        | ction  |        |        |        | , |        |              | of                | f                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------------|----------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---|--------|--------------|-------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Type of instructions    |          | D9     | D8     | D7     | D6     | D5     | D4     | D3     | D2     | D1     | Do     |   |        | cimal<br>ion | Number (<br>words | Number o<br>cycles | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                         | LA n     | 0      | 0      | 0      | 1      | 1      | 1      | n      | n      | n      | n      | 0 | 7      | n            | 1                 | 1                  | (A) ← n<br>n = 0 to 15                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                         | TABP p   | 0      | 0      | 1      | 0      | p5     | p4     | рз     | p2     | p1     | po     | 0 | 8<br>+ | p            | 1                 | 3                  | $\begin{array}{l} (\text{SP}) \leftarrow (\text{SP}) + 1 \\ (\text{SK}(\text{SP})) \leftarrow (\text{PC}) \\ (\text{PCH}) \leftarrow p (\text{Note}) \\ (\text{PCL}) \leftarrow (\text{DR}2\text{-}\text{DR}0, \text{A}3\text{-}\text{A}0) \\ (\text{B}) \leftarrow (\text{ROM}(\text{PC}))7\text{-}4 \\ (\text{A}) \leftarrow (\text{ROM}(\text{PC}))3\text{-}0 \\ (\text{PC}) \leftarrow (\text{SK}(\text{SP})) \\ (\text{SP}) \leftarrow (\text{SP}) - 1 \end{array}$ |
|                         | АМ       | 0      | 0      | 0      | 0      | 0      | 0      | 1      | 0      | 1      | 0      | 0 | 0      | A            | 1                 | 1                  | $(A) \leftarrow (A) + (M(DP))$                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| ration                  | AMC      | 0      | 0      | 0      | 0      | 0      | 0      | 1      | 0      | 1      | 1      | 0 | 0      | В            | 1                 | 1                  | $(A) \leftarrow (A) + (M(DP)) + (CY)$<br>$(CY) \leftarrow Carry$                                                                                                                                                                                                                                                                                                                                                                                                         |
| Arithmetic operation    | A n      | 0      | 0      | 0      | 1      | 1      | 0      | n      | n      | n      | n      | 0 | 6      | n            | 1                 | 1                  | (A) ← (A) + n<br>n = 0 to 15                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Arit                    | AND      | 0      | 0      | 0      | 0      | 0      | 1      | 1      | 0      | 0      | 0      | 0 | 1      | 8            | 1                 | 1                  | $(A) \leftarrow (A) AND (M(DP))$                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                         | OR       | 0      | 0      | 0      | 0      | 0      | 1      | 1      | 0      | 0      | 1      | 0 | 1      | 9            | 1                 | 1                  | $(A) \leftarrow (A) \; OR \; (M(DP))$                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                         | sc       | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 1      | 1      | 1      | 0 | 0      | 7            | 1                 | 1                  | $(CY) \leftarrow 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                         | RC       | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 1      | 1      | 0      | 0 | 0      | 6            | 1                 | 1                  | $(CY) \leftarrow 0$                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                         | szc      | 0      | 0      | 0      | 0      | 1      | 0      | 1      | 1      | 1      | 1      | 0 | 2      | F            | 1                 | 1                  | (CY) = 0 ?                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                         | СМА      | 0      | 0      | 0      | 0      | 0      | 1      | 1      | 1      | 0      | 0      | 0 | 1      | С            | 1                 | 1                  | $(A) \leftarrow (\overline{A})$                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                         | RAR      | 0      | 0      | 0      | 0      | 0      | 1      | 1      | 1      | 0      | 1      | 0 | 1      | D            | 1                 | 1                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                         | SB j     | 0      | 0      | 0      | 1      | 0      | 1      | 1      | 1      | j      | j      | 0 | 5      | C<br>+j      | 1                 | 1                  | $(Mj(DP)) \leftarrow 1$<br>j = 0  to  3                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Bit operation           | RB j     | 0      | 0      | 0      | 1      | 0      | 0      | 1      | 1      | j      | j      | 0 | 4      | C<br>+j      | 1                 | 1                  | (Mj(DP)) ← 0<br>j = 0 to 3                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Bit o                   | SZB j    | 0      | 0      | 0      | 0      | 1      | 0      | 0      | 0      | j      | j      | 0 | 2      | j            | 1                 | 1                  | (Mj(DP)) = 0 ?<br>j = 0 to 3                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                         | SEAM     | 0      | 0      | 0      | 0      | 1      | 0      | 0      | 1      | 1      | 0      | 0 | 2      | 6            | 1                 | 1                  | (A) = (M(DP)) ?                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Comparison<br>operation | SEA n    | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>1 | 1<br>1 | 0<br>1 | 0<br>n | 1<br>n | 0<br>n | 1<br>n |   |        | 5<br>n       | 2                 | 2                  | (A) = n ?<br>n = 0 to 15                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                         |          |        |        |        |        |        |        |        |        |        |        |   |        |              |                   |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

Note: p is 0 to 63 for M34524M8,

p is 0 to 95 for M34524MC and p is 0 to 127 for M34524ED.



| Skip condition             | Carry flag CY | Datailed description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Continuous description     | -             | Loads the value n in the immediate field to register A.<br>When the LA instructions are continuously coded and executed, only the first LA instruction is executed and<br>other LA instructions coded continuously are skipped.                                                                                                                                                                                                                                                                                   |
| -                          | _             | Transfers bits 7 to 4 to register B and bits 3 to 0 to register A. These bits 7 to 0 are the ROM pattern in address (DR2 DR1 DR0 A3 A2 A1 A0)2 specified by registers A and D in page p.<br>When this instruction is executed, be careful not to over the stack because 1 stage of stack register is used. The pages which can be referred as follows;<br>after the SBK instruction: 64 to 127<br>after the RBK instruction: 0 to 63<br>after system is released from reset or returned from power down: 0 to 63. |
| _                          | -             | Adds the contents of M(DP) to register A. Stores the result in register A. The contents of carry flag CY re-<br>mains unchanged.                                                                                                                                                                                                                                                                                                                                                                                  |
| -                          | 0/1           | Adds the contents of M(DP) and carry flag CY to register A. Stores the result in register A and carry flag CY.                                                                                                                                                                                                                                                                                                                                                                                                    |
| Overflow = 0               | -             | Adds the value n in the immediate field to register A, and stores a result in register A.<br>The contents of carry flag CY remains unchanged.<br>Skips the next instruction when there is no overflow as the result of operation.<br>Executes the next instruction when there is overflow as the result of operation.                                                                                                                                                                                             |
| -                          | -             | Takes the AND operation between the contents of register A and the contents of M(DP), and stores the re-<br>sult in register A.                                                                                                                                                                                                                                                                                                                                                                                   |
| -                          | -             | Takes the OR operation between the contents of register A and the contents of M(DP), and stores the result in register A.                                                                                                                                                                                                                                                                                                                                                                                         |
| -                          | 1             | Sets (1) to carry flag CY.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| -                          | 0             | Clears (0) to carry flag CY.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| (CY) = 0                   | -             | Skips the next instruction when the contents of carry flag CY is "0."                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| -                          | -             | Stores the one's complement for register A's contents in register A.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| -                          | 0/1           | Rotates 1 bit of the contents of register A including the contents of carry flag CY to the right.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| _                          | -             | Sets (1) the contents of bit j (bit specified by the value j in the immediate field) of M(DP).                                                                                                                                                                                                                                                                                                                                                                                                                    |
| -                          | -             | Clears (0) the contents of bit j (bit specified by the value j in the immediate field) of M(DP).                                                                                                                                                                                                                                                                                                                                                                                                                  |
| (Mj(DP)) = 0<br>j = 0 to 3 | _             | Skips the next instruction when the contents of bit j (bit specified by the value j in the immediate field) or M(DP) is "0." Executes the next instruction when the contents of bit j of M(DP) is "1."                                                                                                                                                                                                                                                                                                            |
| (A) = (M(DP))              | -             | Skips the next instruction when the contents of register A is equal to the contents of M(DP). Executes the next instruction when the contents of register A is not equal to the contents of M(DP).                                                                                                                                                                                                                                                                                                                |
| (A) = n                    | _             | Skips the next instruction when the contents of register A is equal to the value n in the immediate field.<br>Executes the next instruction when the contents of register A is not equal to the value n in the immediate field.<br>field.                                                                                                                                                                                                                                                                         |



| Parameter            |          |    |    |    |            | In         | stru       | ction      | cod        | le         |            |                         | er of<br>ds        | er of<br>es        |                                                                                                                                    |
|----------------------|----------|----|----|----|------------|------------|------------|------------|------------|------------|------------|-------------------------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Type of instructions | Mnemonic | D9 | D8 | D7 | D6         | D5         | D4         | D3         | D2         | D1         | Do         | Hexadecimal<br>notation | Number of<br>words | Number o<br>cycles | Function                                                                                                                           |
|                      | Ва       | 0  | 1  | 1  | <b>a</b> 6 | <b>a</b> 5 | <b>a</b> 4 | <b>a</b> 3 | a2         | <b>a</b> 1 | <b>a</b> 0 | 1 8 a<br>+a             | 1                  | 1                  | (PCL) ← a6–a0                                                                                                                      |
| ation                | BL p, a  | 0  | 0  | 1  | 1          | 1          | p4         | рз         | p2         | рı         | p0         | 0 E p<br>+p             | 2                  | 2                  | (РСн) ← р (Note)<br>(РСL) ← а6–а0                                                                                                  |
| Branch operation     |          | 1  | p6 | p5 | <b>a</b> 6 | <b>a</b> 5 | <b>a</b> 4 | аз         | a2         | aı         | a0         | 2 p a<br>+p+a           |                    |                    |                                                                                                                                    |
| Bran                 | BLA p    | 0  | 0  | 0  | 0          | 0          | 1          | 0          | 0          | 0          | 0          | 010                     | 2                  | 2                  | (PCH) ← p (Note)<br>(PCL) ← (DR2–DR0, A3–A0)                                                                                       |
|                      |          | 1  | p6 | p5 | p4         | 0          | 0          | рз         | p2         | p1         | p0         | 2 p p<br>+p             |                    |                    |                                                                                                                                    |
| ſ                    | BM a     | 0  | 1  | 0  | <b>a</b> 6 | <b>a</b> 5 | a4         | аз         | <b>a</b> 2 | <b>a</b> 1 | <b>a</b> 0 | 1 a a                   | 1                  | 1                  | $\begin{array}{l} (SP) \leftarrow (SP) + 1 \\ (SK(SP)) \leftarrow (PC) \\ (PCH) \leftarrow 2 \\ (PCL) \leftarrow a6a0 \end{array}$ |
| Subroutine operation | BML p, a | 0  | 0  | 1  | 1          | 0          | p4         | рз         | p2         | рı         | p0         | 0 C p<br>+p             | 2                  | 2                  | $(SP) \leftarrow (SP) + 1$<br>$(SK(SP)) \leftarrow (PC)$<br>(PC)                                                                   |
| outine c             |          | 1  | p6 | p5 | <b>a</b> 6 | <b>a</b> 5 | <b>a</b> 4 | <b>a</b> 3 | a2         | aı         | <b>a</b> 0 | 2 p a<br>+p+a           |                    |                    | (PCH) ← p (Note)<br>(PCL) ← a6–a0                                                                                                  |
| Subr                 | BMLA p   | 0  | 0  | 0  | 0          | 1          | 1          | 0          | 0          | 0          | 0          | 030                     | 2                  | 2                  | (SP) ← (SP) + 1<br>(SK(SP)) ← (PC)                                                                                                 |
|                      |          | 1  | p6 | p5 | p4         | 0          | 0          | рз         | p2         | p1         | po         | 2 p p<br>+p             |                    |                    | $(PCH) \leftarrow p (Note)$<br>$(PCL) \leftarrow (DR2-DR0,A3-A0)$                                                                  |
| u                    | RTI      | 0  | 0  | 0  | 1          | 0          | 0          | 0          | 1          | 1          | 0          | 046                     | 1                  | 1                  | $(PC) \leftarrow (SK(SP))$<br>$(SP) \leftarrow (SP) - 1$                                                                           |
| Return operation     | RT       | 0  | 0  | 0  | 1          | 0          | 0          | 0          | 1          | 0          | 0          | 044                     | 1                  | 2                  | (PC) ← (SK(SP))<br>(SP) ← (SP) – 1                                                                                                 |
| Retur                | RTS      | 0  | 0  | 0  | 1          | 0          | 0          | 0          | 1          | 0          | 1          | 045                     | 1                  | 2                  | (PC) ← (SK(SP))<br>(SP) ← (SP) − 1                                                                                                 |

# **MACHINE INSTRUCTIONS (continued)**

Note: p is 0 to 63 for M34524M8,

p is 0 to 95 for M34524MC and

p is 0 to 127 for M34524ED.



# INSTRUCTIONS

| r                   |               |                                                                                                                                                                                                                                                                                |
|---------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Skip condition      | Carry flag CY | Datailed description                                                                                                                                                                                                                                                           |
| -                   | -             | Branch within a page : Branches to address a in the identical page.                                                                                                                                                                                                            |
| -                   | -             | Branch out of a page : Branches to address a in page p.                                                                                                                                                                                                                        |
| -                   | -             | Branch out of a page : Branches to address (DR2 DR1 DR0 A3 A2 A1 A0)2 specified by registers D and A in page p.                                                                                                                                                                |
| -                   | -             | Call the subroutine in page 2 : Calls the subroutine at address a in page 2.                                                                                                                                                                                                   |
| _                   | -             | Call the subroutine : Calls the subroutine at address a in page p.                                                                                                                                                                                                             |
| _                   | -             | Call the subroutine : Calls the subroutine at address (DR2 DR1 DR0 A3 A2 A1 A0)2 specified by registers D<br>and A in page p.                                                                                                                                                  |
|                     | -             | Returns from interrupt service routine to main routine.<br>Returns each value of data pointer (X, Y, Z), carry flag, skip status, NOP mode status by the continuous de-<br>scription of the LA/LXY instruction, register A and register B to the states just before interrupt. |
| -                   | -             | Returns from subroutine to the routine called the subroutine.                                                                                                                                                                                                                  |
| Skip at uncondition | _             | Returns from subroutine to the routine called the subroutine, and skips the next instruction at uncondition.                                                                                                                                                                   |



| Parameter            |          |    |    |    |    | In | stru | ction | cod | le |    |   |             |             | er of<br>Is       | er of               |                                                                            |
|----------------------|----------|----|----|----|----|----|------|-------|-----|----|----|---|-------------|-------------|-------------------|---------------------|----------------------------------------------------------------------------|
| Type of instructions | Mnemonic | D9 | D8 | D7 | D6 | D5 | D4   | D3    | D2  | D1 | Do |   | ade<br>otat | cimal<br>on | Number o<br>words | Number of<br>cycles | Function                                                                   |
|                      | DI       | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 1   | 0  | 0  | 0 | 0           | 4           | 1                 | 1                   | $(INTE) \leftarrow 0$                                                      |
|                      | EI       | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 1   | 0  | 1  | 0 | 0           | 5           | 1                 | 1                   | $(INTE) \leftarrow 1$                                                      |
|                      | SNZ0     | 0  | 0  | 0  | 0  | 1  | 1    | 1     | 0   | 0  | 0  | 0 | 3           | 8           | 1                 | 1                   | V10 = 0: (EXF0) = 1 ?<br>After skipping, (EXF0) ← 0<br>V10 = 1: SNZ0 = NOP |
|                      | SNZ1     | 0  | 0  | 0  | 0  | 1  | 1    | 1     | 0   | 0  | 1  | 0 | 3           | 9           | 1                 |                     | V11 = 0: (EXF1) = 1 ?<br>After skipping, (EXF1) ← 0<br>V11 = 1: SNZ1 = NOP |
|                      | SNZI0    | 0  | 0  | 0  | 0  | 1  | 1    | 1     | 0   | 1  | 0  | 0 | 3           | А           | 1                 | 1                   | l12 = 1 : (INT0) = "H" ?                                                   |
|                      |          |    |    |    |    |    |      |       |     |    |    |   |             |             |                   |                     | l12 = 0 : (INT0) = "L" ?                                                   |
| Interrupt operation  | SNZI1    | 0  | 0  | 0  | 0  | 1  | 1    | 1     | 0   | 1  | 1  | 0 | 3           | В           | 1                 | 1                   | l22 = 1 : (INT1) = "H" ?                                                   |
| upt op               |          |    |    |    |    |    |      |       |     |    |    |   |             |             |                   |                     | I22 = 0 : (INT1) = "L" ?                                                   |
| Interr               | TAV1     | 0  | 0  | 0  | 1  | 0  | 1    | 0     | 1   | 0  | 0  | 0 | 5           | 4           | 1                 | 1                   | (A) ← (V1)                                                                 |
|                      | TV1A     | 0  | 0  | 0  | 0  | 1  | 1    | 1     | 1   | 1  | 1  | 0 | 3           | F           | 1                 | 1                   | (V1) ← (A)                                                                 |
|                      | TAV2     | 0  | 0  | 0  | 1  | 0  | 1    | 0     | 1   | 0  | 1  | 0 | 5           | 5           | 1                 | 1                   | $(A) \leftarrow (V2)$                                                      |
|                      | TV2A     | 0  | 0  | 0  | 0  | 1  | 1    | 1     | 1   | 1  | 0  | 0 | 3           | Е           | 1                 | 1                   | $(\vee 2) \leftarrow (A)$                                                  |
|                      | TAI1     | 1  | 0  | 0  | 1  | 0  | 1    | 0     | 0   | 1  | 1  | 2 | 5           | 3           | 1                 | 1                   | $(A) \leftarrow (I1)$                                                      |
|                      | TI1A     | 1  | 0  | 0  | 0  | 0  | 1    | 0     | 1   | 1  | 1  | 2 | 1           | 7           | 1                 | 1                   | $(I1) \leftarrow (A)$                                                      |
|                      | TAI2     | 1  | 0  | 0  | 1  | 0  | 1    | 0     | 1   | 0  | 0  | 2 | 5           | 4           | 1                 | 1                   | (A) ← (I2)                                                                 |
|                      | TI2A     | 1  | 0  | 0  | 0  | 0  | 1    | 1     | 0   | 0  | 0  | 2 | 1           | 8           | 1                 | 1                   | (I2) ← (A)                                                                 |
|                      | TAI3     | 1  | 0  | 0  | 1  | 0  | 1    | 0     | 1   | 0  | 1  | 2 | 5           | 5           | 1                 | 1                   | (A0) ← (I30), (A3–A1) ← 0                                                  |
|                      | ТІЗА     | 1  | 0  | 0  | 0  | 0  | 1    | 1     | 0   | 1  | 0  | 2 | 1           | А           | 1                 | 1                   | (I30) ← (A0)                                                               |
|                      | TPAA     | 1  | 0  | 1  | 0  | 1  | 0    | 1     | 0   | 1  | 0  | 2 | A           | А           | 1                 | 1                   | $(PA0) \leftarrow (A0)$                                                    |
|                      | TAW1     | 1  | 0  | 0  | 1  | 0  | 0    | 1     | 0   | 1  | 1  | 2 | 4           | В           | 1                 | 1                   | (A) ← (W1)                                                                 |
|                      | TW1A     | 1  | 0  | 0  | 0  | 0  | 0    | 1     | 1   | 1  | 0  | 2 | 0           | Е           | 1                 | 1                   | $(W1) \leftarrow (A)$                                                      |
| Ę                    | TAW2     | 1  | 0  | 0  | 1  | 0  | 0    | 1     | 1   | 0  | 0  | 2 | 4           | С           | 1                 | 1                   | $(A) \leftarrow (W2)$                                                      |
| eratic               | TW2A     | 1  | 0  | 0  | 0  | 0  | 0    | 1     | 1   | 1  | 1  | 2 | 0           | F           | 1                 | 1                   | $(W2) \leftarrow (A)$                                                      |
| Timer operation      | TAW3     | 1  | 0  | 0  | 1  | 0  | 0    | 1     | 1   | 0  | 1  | 2 | 4           | D           | 1                 | 1                   | $(A) \leftarrow (W3)$                                                      |
| Tim                  | ТѠЗА     | 1  | 0  | 0  | 0  | 0  | 1    | 0     | 0   | 0  | 0  | 2 | 1           | 0           | 1                 | 1                   | $(W3) \leftarrow (A)$                                                      |
|                      | TAW4     | 1  | 0  | 0  | 1  | 0  | 0    | 1     | 1   | 1  | 0  | 2 | 4           | Е           | 1                 | 1                   | $(A) \leftarrow (W4)$                                                      |
|                      | TW4A     | 1  | 0  | 0  | 0  | 0  | 1    | 0     | 0   | 0  | 1  | 2 | 1           | 1           | 1                 | 1                   | $(W4) \leftarrow (A)$                                                      |
|                      |          |    |    |    |    |    |      |       |     |    |    |   |             |             |                   |                     |                                                                            |



|                                  | ζ          |                                                                                                                                                                                                                                                                                                                                 |
|----------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Skip condition                   | Carry flag | Datailed description                                                                                                                                                                                                                                                                                                            |
| _                                | _          | Clears (0) to interrupt enable flag INTE, and disables the interrupt.                                                                                                                                                                                                                                                           |
| -                                | _          | Sets (1) to interrupt enable flag INTE, and enables the interrupt.                                                                                                                                                                                                                                                              |
| V10 = 0: (EXF0) = 1              | -          | When V10 = 0 : Skips the next instruction when external 0 interrupt request flag EXF0 is "1." After skipping, clears (0) to the EXF0 flag. When the EXF0 flag is "0," executes the next instruction. When V10 = 1 : This instruction is equivalent to the NOP instruction. (V10: bit 0 of interrupt control register V1)        |
| V11 = 0: (EXF1) = 1              | -          | When $V11 = 0$ : Skips the next instruction when external 1 interrupt request flag EXF1 is "1." After skipping, clears (0) to the EXF1 flag. When the EXF1 flag is "0," executes the next instruction.<br>When $V11 = 1$ : This instruction is equivalent to the NOP instruction. (V11: bit 1 of interrupt control register V1) |
| (INT0) = "H"<br>However, I12 = 1 | -          | When I12 = 1 : Skips the next instruction when the level of INT0 pin is "H." (I12: bit 2 of interrupt control register I1)                                                                                                                                                                                                      |
| (INT0) = "L"<br>However, I12 = 0 | -          | When I12 = 0 : Skips the next instruction when the level of INT0 pin is "L."                                                                                                                                                                                                                                                    |
| (INT1) = "H"<br>However, I22 = 1 | -          | When I22 = 1 : Skips the next instruction when the level of INT1 pin is "H." (I22: bit 2 of interrupt control reg-<br>ister I2)                                                                                                                                                                                                 |
| (INT1) = "L"<br>However, I22 = 0 | -          | When I22 = 0 : Skips the next instruction when the level of INT1 pin is "L."                                                                                                                                                                                                                                                    |
| -                                | -          | Transfers the contents of interrupt control register V1 to register A.                                                                                                                                                                                                                                                          |
| -                                | -          | Transfers the contents of register A to interrupt control register V1.                                                                                                                                                                                                                                                          |
| _                                | -          | Transfers the contents of interrupt control register V2 to register A.                                                                                                                                                                                                                                                          |
| -                                | -          | Transfers the contents of register A to interrupt control register V2.                                                                                                                                                                                                                                                          |
| _                                | -          | Transfers the contents of interrupt control register I1 to register A.                                                                                                                                                                                                                                                          |
| _                                | -          | Transfers the contents of register A to interrupt control register I1.                                                                                                                                                                                                                                                          |
| _                                | -          | Transfers the contents of interrupt control register I2 to register A.                                                                                                                                                                                                                                                          |
| -                                | -          | Transfers the contents of register A to interrupt control register I2.                                                                                                                                                                                                                                                          |
| -                                | -          | Transfers the contents of interrupt control register I3 to the lowermost bit (Ao) of register A.                                                                                                                                                                                                                                |
| -                                | -          | Transfers the contents of the lowermost bit (Ao) of register A to interrupt control register I3.                                                                                                                                                                                                                                |
| -                                | -          | Transfers the contents of register A to timer control register PA.                                                                                                                                                                                                                                                              |
| -                                | -          | Transfers the contents of timer control register W1 to register A.                                                                                                                                                                                                                                                              |
| _                                | _          | Transfers the contents of register A to timer control register W1.                                                                                                                                                                                                                                                              |
| _                                | _          | Transfers the contents of timer control register W2 to register A.                                                                                                                                                                                                                                                              |
| -                                | _          | Transfers the contents of register A to timer control register W2.                                                                                                                                                                                                                                                              |
| -                                | -          | Transfers the contents of timer control register W3 to register A.                                                                                                                                                                                                                                                              |
| -                                | -          | Transfers the contents of register A to timer control register W3.                                                                                                                                                                                                                                                              |
| -                                | -          | Transfers the contents of timer control register W4 to register A.                                                                                                                                                                                                                                                              |
| _                                | -          | Transfers the contents of register A to timer control register W4.                                                                                                                                                                                                                                                              |
|                                  |            |                                                                                                                                                                                                                                                                                                                                 |



|                      | Maamonio |    |    |    |    | •  |    | ction |    |    |    |   | •           |             | of                 | ,<br>               | Function                                                                                                                                                                        |
|----------------------|----------|----|----|----|----|----|----|-------|----|----|----|---|-------------|-------------|--------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Type of instructions | Mnemonic | D9 | D8 | D7 | D6 | D5 | D4 | D3    | D2 | D1 | Do |   | ade<br>otat | cimal<br>on | Number of<br>words | Number of<br>cycles |                                                                                                                                                                                 |
|                      | TAW5     | 1  | 0  | 0  | 1  | 0  | 0  | 1     | 1  | 1  | 1  | 2 | 4           | F           | 1                  | 1                   | (A) ← (W5)                                                                                                                                                                      |
|                      | TW5A     | 1  | 0  | 0  | 0  | 0  | 1  | 0     | 0  | 1  | 0  | 2 | 1           | 2           | 1                  | 1                   | (W5) ← (A)                                                                                                                                                                      |
|                      | TAW6     | 1  | 0  | 0  | 1  | 0  | 1  | 0     | 0  | 0  | 0  | 2 | 5           | 0           | 1                  | 1                   | (A) ← (W6)                                                                                                                                                                      |
|                      | TW6A     | 1  | 0  | 0  | 0  | 0  | 1  | 0     | 0  | 1  | 1  | 2 | 1           | 3           | 1                  | 1                   | $(W6) \leftarrow (A)$                                                                                                                                                           |
|                      | TABPS    | 1  | 0  | 0  | 1  | 1  | 1  | 0     | 1  | 0  | 1  | 2 | 7           | 5           | 1                  | 1                   | $\begin{array}{l} (B) \leftarrow (TPS7\text{-}TPS4) \\ (A) \leftarrow (TPS3\text{-}TPS0) \end{array}$                                                                           |
|                      | TPSAB    | 1  | 0  | 0  | 0  | 1  | 1  | 0     | 1  | 0  | 1  | 2 | 3           | 5           | 1                  | 1                   | $\begin{array}{l} (RPS7\text{-}RPS4) \leftarrow (B) \\ (TPS7\text{-}TPS4) \leftarrow (B) \\ (RPS3\text{-}RPS0) \leftarrow (A) \\ (TPS3\text{-}TPS0) \leftarrow (A) \end{array}$ |
|                      | TAB1     | 1  | 0  | 0  | 1  | 1  | 1  | 0     | 0  | 0  | 0  | 2 | 7           | 0           | 1                  | 1                   | (B) ← (T17–T14)<br>(A) ← (T13–T10)                                                                                                                                              |
|                      | T1AB     | 1  | 0  | 0  | 0  | 1  | 1  | 0     | 0  | 0  | 0  | 2 | 3           | 0           | 1                  | 1                   | $(R17-R14) \leftarrow (B)$<br>$(T17-T14) \leftarrow (B)$<br>$(R13-R10) \leftarrow (A)$<br>$(T13-T10) \leftarrow (A)$                                                            |
|                      | TAB2     | 1  | 0  | 0  | 1  | 1  | 1  | 0     | 0  | 0  | 1  | 2 | 7           | 1           | 1                  | 1                   | $ \begin{array}{l} (B) \leftarrow (T27-T24) \\ (A) \leftarrow (T23-T20) \end{array} \end{array} $                                                                               |
| eration              | T2AB     | 1  | 0  | 0  | 0  | 1  | 1  | 0     | 0  | 0  | 1  | 2 | 3           | 1           | 1                  | 1                   | $(R27-R24) \leftarrow (B)$<br>$(T27-T24) \leftarrow (B)$<br>$(R23-R20) \leftarrow (A)$<br>$(T23-T20) \leftarrow (A)$                                                            |
| Timer operation      | ТАВЗ     | 1  | 0  | 0  | 1  | 1  | 1  | 0     | 0  | 1  | 0  | 2 | 7           | 2           | 1                  | 1                   | (B) ← (T37–T34)<br>(A) ← (T33–T30)                                                                                                                                              |
|                      | ТЗАВ     | 1  | 0  | 0  | 0  | 1  | 1  | 0     | 0  | 1  | 0  | 2 | 3           | 2           | 1                  | 1                   | $\begin{array}{l} (R37-R34) \leftarrow (B) \\ (T37-T34) \leftarrow (B) \\ (R33-R30) \leftarrow (A) \\ (T33-T30) \leftarrow (A) \end{array}$                                     |
|                      | TAB4     | 1  | 0  | 0  | 1  | 1  | 1  | 0     | 0  | 1  | 1  | 2 | 7           | 3           | 1                  | 1                   | $\begin{array}{l} (B) \leftarrow (T47\text{-}T44) \\ (A) \leftarrow (T43\text{-}T40) \end{array}$                                                                               |
|                      | T4AB     | 1  | 0  | 0  | 0  | 1  | 1  | 0     | 0  | 1  | 1  | 2 | 3           | 3           | 1                  | 1                   | $(R4L7-R4L4) \leftarrow (B)$<br>(T47-T44) $\leftarrow (B)$<br>(R4L3-R4L0) $\leftarrow (A)$<br>(T43-T40) $\leftarrow (A)$                                                        |
|                      | T4HAB    | 1  | 0  | 0  | 0  | 1  | 1  | 0     | 1  | 1  | 1  | 2 | 3           | 7           | 1                  | 1                   | (R4H7–R4H4) ← (B)<br>(R4H3–R4H0) ← (A)                                                                                                                                          |
|                      | TR1AB    | 1  | 0  | 0  | 0  | 1  | 1  | 1     | 1  | 1  | 1  | 2 | 3           | F           | 1                  | 1                   | (R17–R14) ← (B)<br>(R13–R10) ← (A)                                                                                                                                              |
|                      | TR3AB    | 1  | 0  | 0  | 0  | 1  | 1  | 1     | 0  | 1  | 1  | 2 | 3           | В           | 1                  | 1                   | (R37–R34) ← (B)<br>(R33–R30) ← (A)                                                                                                                                              |
|                      | T4R4L    | 1  | 0  | 1  | 0  | 0  | 1  | 0     | 1  | 1  | 1  | 2 | 9           | 7           | 1                  | 1                   | (T47−T40) ← (R4L7−R4L0)                                                                                                                                                         |
|                      | TLCA     | 1  | 0  | 0  | 0  | 0  | 0  | 1     | 1  | 0  | 1  | 2 | 0           | D           | 1                  | 1                   | $(LC) \leftarrow (A)$<br>$(RLC) \leftarrow (A)$                                                                                                                                 |



|                | <u> </u>      |                                                                                                                                                                                                                                |
|----------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Skip condition | Carry flag CY | Datailed description                                                                                                                                                                                                           |
| -              | -             | Transfers the contents of timer control register W5 to register A.                                                                                                                                                             |
| -              | -             | Transfers the contents of register A to timer control register W5.                                                                                                                                                             |
| -              | -             | Transfers the contents of timer control register W6 to register A.                                                                                                                                                             |
| -              | -             | Transfers the contents of register A to timer control register W6.                                                                                                                                                             |
| -              | -             | Transfers the high-order 4 bits of prescaler to register B, and transfers the low-order 4 bits of prescaler to register A.                                                                                                     |
| -              | _             | Transfers the contents of register B to the high-order 4 bits of prescaler and prescaler reload register RPS, and transfers the contents of register A to the low-order 4 bits of prescaler and prescaler reload register RPS. |
| -              | -             | Transfers the high-order 4 bits of timer 1 to register B, and transfers the low-order 4 bits of timer 1 to regis-<br>ter A.                                                                                                    |
| -              | _             | Transfers the contents of register B to the high-order 4 bits of timer 1 and timer 1 reload register R1, and transfers the contents of register A to the low-order 4 bits of timer 1 and timer 1 reload register R1.           |
| -              | _             | Transfers the high-order 4 bits of timer 2 to register B, and transfers the low-order 4 bits of timer 2 to register A.                                                                                                         |
| _              | _             | Transfers the contents of register B to the high-order 4 bits of timer 2 and timer 2 reload register R2, and transfers the contents of register A to the low-order 4 bits of timer 2 and timer 2 reload register R2.           |
| _              | -             | Transfers the high-order 4 bits of timer 3 to register B, and transfers the low-order 4 bits of timer 3 to register A.                                                                                                         |
| _              | -             | Transfers the contents of register B to the high-order 4 bits of timer 3 and timer 3 reload register R3, and transfers the contents of register A to the low-order 4 bits of timer 3 and timer 3 reload register R3.           |
| -              | _             | Transfers the high-order 4 bits of timer 4 to register B, and transfers the low-order 4 bits of timer 4 to register A.                                                                                                         |
| -              | -             | Transfers the contents of register B to the high-order 4 bits of timer 4 and timer 4 reload register R4L, and transfers the contents of register A to the low-order 4 bits of timer 4 and timer 4 reload register R4L.         |
| -              | _             | Transfers the contents of register B to the high-order 4 bits of timer 4 reload register R4H, and transfers the contents of register A to the low-order 4 bits of timer 4 reload register R4H.                                 |
| _              | -             | Transfers the contents of register B to the high-order 4 bits of timer 1 reload register R1, and transfers the contents of register A to the low-order 4 bits of timer 1 reload register R1.                                   |
| _              | -             | Transfers the contents of register B to the high-order 4 bits of timer 3 reload register R3, and transfers the contents of register A to the low-order 4 bits of timer 3 reload register R3.                                   |
| -              | -             | Transfers the contents of timer 4 reload register R4L to timer 4.                                                                                                                                                              |
| _              | _             | Transfers the contents of register A to timer LC and timer LC reload register RLC.                                                                                                                                             |
|                |               |                                                                                                                                                                                                                                |



| Parameter              | INE INS  |    |    |    |    | •  |    | ction |    |    |    | /   | <u> </u> |       | ,<br>,            |                    |                                                                             |
|------------------------|----------|----|----|----|----|----|----|-------|----|----|----|-----|----------|-------|-------------------|--------------------|-----------------------------------------------------------------------------|
| Time of                | Mnemonic |    |    |    |    |    |    |       |    |    |    | Hex | ade      | cimal | Number (<br>words | Number o<br>cycles | Function                                                                    |
| Type of instructions   |          | D9 | D8 | D7 | D6 | D5 | D4 | D3    | D2 | D1 | D0 |     | otat     |       | ^ ۲               | NN                 |                                                                             |
|                        | SNZT1    | 1  | 0  | 1  | 0  | 0  | 0  | 0     | 0  | 0  | 0  | 2   | 8        | 0     | 1                 | 1                  | V12 = 0: (T1F) = 1 ?<br>After skipping, (T1F) ← 0 V12 = 1: NOP              |
| tion                   | SNZT2    | 1  | 0  | 1  | 0  | 0  | 0  | 0     | 0  | 0  | 1  | 2   | 8        | 1     | 1                 | 1                  | V13 = 0: (T2F) = 1 ?<br>After skipping, (T2F) ← 0 V13 = 1: NOP              |
| Timer operation        | SNZT3    | 1  | 0  | 1  | 0  | 0  | 0  | 0     | 0  | 1  | 0  | 2   | 8        | 2     | 1                 | 1                  | V20 = 0: (T3F) = 1 ?<br>After skipping, (T3F) ← 0 V20 = 1: NOP              |
| Time                   | SNZT4    | 1  | 0  | 1  | 0  | 0  | 0  | 0     | 0  | 1  | 1  | 2   | 8        | 3     | 1                 | 1                  | V23 = 0: (T4F) = 1 ?<br>After skipping, (T4F) ← 0 V23 = 1: NOP              |
|                        | SNZT5    | 1  | 0  | 1  | 0  | 0  | 0  | 0     | 1  | 0  | 0  | 2   | 8        | 4     | 1                 | 1                  | V21 = 0: (T5F) = 1 ?<br>After skipping, (T5F) ← 0    V21 = 1: NOP           |
|                        | IAP0     | 1  | 0  | 0  | 1  | 1  | 0  | 0     | 0  | 0  | 0  | 2   | 6        | 0     | 1                 | 1                  | $(A) \leftarrow (P0)$                                                       |
|                        | OP0A     | 1  | 0  | 0  | 0  | 1  | 0  | 0     | 0  | 0  | 0  | 2   | 2        | 0     | 1                 | 1                  | $(P0) \leftarrow (A)$                                                       |
|                        | IAP1     | 1  | 0  | 0  | 1  | 1  | 0  | 0     | 0  | 0  | 1  | 2   | 6        | 1     | 1                 | 1                  | $(A) \leftarrow (P1)$                                                       |
|                        | OP1A     | 1  | 0  | 0  | 0  | 1  | 0  | 0     | 0  | 0  | 1  | 2   | 2        | 1     | 1                 | 1                  | $(P1) \leftarrow (A)$                                                       |
|                        | IAP2     | 1  | 0  | 0  | 1  | 1  | 0  | 0     | 0  | 1  | 0  | 2   | 6        | 2     | 1                 | 1                  | $(A) \leftarrow (P2)$                                                       |
|                        | OP2A     | 1  | 0  | 0  | 0  | 1  | 0  | 0     | 0  | 1  | 0  | 2   | 2        | 2     | 1                 | 1                  | $(P2) \leftarrow (A)$                                                       |
|                        | IAP3     | 1  | 0  | 0  | 1  | 1  | 0  | 0     | 0  | 1  | 1  | 2   | 6        | 3     | 1                 | 1                  | $(A) \leftarrow (P3)$                                                       |
|                        | ОРЗА     | 1  | 0  | 0  | 0  | 1  | 0  | 0     | 0  | 1  | 1  | 2   | 2        | 3     | 1                 | 1                  | $(P3) \leftarrow (A)$                                                       |
|                        | IAP4     | 1  | 0  | 0  | 1  | 1  | 0  | 0     | 1  | 0  | 0  | 2   | 6        | 4     | 1                 | 1                  | $(A) \leftarrow (P4)$                                                       |
|                        | OP4A     | 1  | 0  | 0  | 0  | 1  | 0  | 0     | 1  | 0  | 0  | 2   | 2        | 4     | 1                 | 1                  | $(P4) \leftarrow (A)$                                                       |
| ation                  | CLD      | 0  | 0  | 0  | 0  | 0  | 1  | 0     | 0  | 0  | 1  | 0   | 1        | 1     | 1                 | 1                  | (D) ← 1                                                                     |
| Input/Output operation | RD       | 0  | 0  | 0  | 0  | 0  | 1  | 0     | 1  | 0  | 0  | 0   | 1        | 4     | 1                 | 1                  | $\begin{array}{l} (D(Y)) \leftarrow 0\\ (Y) = 0 \text{ to } 9 \end{array}$  |
| ut/Outp                | SD       | 0  | 0  | 0  | 0  | 0  | 1  | 0     | 1  | 0  | 1  | 0   | 1        | 5     | 1                 | 1                  | $\begin{array}{l} (D(Y)) \leftarrow 1 \\ (Y) = 0 \text{ to } 9 \end{array}$ |
| ldul                   | SZD      | 0  | 0  | 0  | 0  | 1  | 0  | 0     | 1  | 0  | 0  | 0   | 2        | 4     | 1                 | 1                  | (D(Y)) = 0 ?<br>(Y) = 0 to 7                                                |
|                        |          | 0  | 0  | 0  | 0  | 1  | 0  | 1     | 0  | 1  | 1  | 0   | 2        | В     | 1                 | 1                  |                                                                             |
|                        | RCP      | 1  | 0  | 1  | 0  | 0  | 0  | 1     | 1  | 0  | 0  | 2   | 8        | С     | 1                 | 1                  | $(C) \leftarrow 0$                                                          |
|                        | SCP      | 1  | 0  | 1  | 0  | 0  | 0  | 1     | 1  | 0  | 1  | 2   | 8        | D     | 1                 | 1                  | $(C) \leftarrow 1$                                                          |
|                        | TAPU0    | 1  | 0  | 0  | 1  | 0  | 1  | 0     | 1  | 1  | 1  | 2   | 5        | 7     | 1                 | 1                  | $(A) \leftarrow (PU0)$                                                      |
|                        | TPU0A    | 1  | 0  | 0  | 0  | 1  | 0  | 1     | 1  | 0  | 1  | 2   | 2        | D     | 1                 | 1                  | $(PU0) \leftarrow (A)$                                                      |
|                        | TAPU1    | 1  | 0  | 0  | 1  | 0  | 1  | 1     | 1  | 1  | 0  | 2   | 5        | Е     | 1                 | 1                  | $(A) \leftarrow (PU1)$                                                      |
|                        | TPU1A    | 1  | 0  | 0  | 0  | 1  | 0  | 1     | 1  | 1  | 0  | 2   | 2        | Е     | 1                 | 1                  | $(PU1) \leftarrow (A)$                                                      |
|                        |          |    |    |    |    |    |    |       |    |    |    |     |          |       |                   |                    |                                                                             |
|                        |          |    |    |    |    |    |    |       |    |    |    |     |          |       |                   |                    |                                                                             |



# INSTRUCTIONS

|                                   | ~             |                                                                                                                                                                                       |
|-----------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Skip condition                    | Carry flag CY | Datailed description                                                                                                                                                                  |
| V12 = 0: (T1F) = 1                | -             | Skips the next instruction when the contents of bit 2 (V12) of interrupt control register V1 is "0" and the con-<br>tents of T1F flag is "1." After skipping, clears (0) to T1F flag. |
| V13 = 0: (T2F) =1                 | -             | Skips the next instruction when the contents of bit 3 (V13) of interrupt control register V1 is "0" and the con-<br>tents of T2F flag is "1." After skipping, clears (0) to T2F flag. |
| V20 = 0: (T3F) = 1                | -             | Skips the next instruction when the contents of bit 0 (V20) of interrupt control register V2 is "0" and the con-<br>tents of T3F flag is "1." After skipping, clears (0) to T3F flag. |
| V23 = 0: (T4F) =1                 | -             | Skips the next instruction when the contents of bit 3 (V23) of interrupt control register V2 is "0" and the con-<br>tents of T4F flag is "1." After skipping, clears (0) to T4F flag. |
| V21 = 0: (T5F) =1                 | -             | Skips the next instruction when the contents of bit 1 (V21) of interrupt control register V2 is "0" and the con-<br>tents of T5F flag is "1." After skipping, clears (0) to T5F flag. |
| -                                 | -             | Transfers the input of port P0 to register A.                                                                                                                                         |
| -                                 | _             | Outputs the contents of register A to port P0.                                                                                                                                        |
| -                                 | _             | Transfers the input of port P1 to register A.                                                                                                                                         |
| -                                 | _             | Outputs the contents of register A to port P1.                                                                                                                                        |
| -                                 | _             | Transfers the input of port P2 to register A.                                                                                                                                         |
| -                                 | _             | Outputs the contents of register A to port P2.                                                                                                                                        |
| -                                 | _             | Transfers the input of port P3 to register A.                                                                                                                                         |
| -                                 | _             | Outputs the contents of register A to port P3.                                                                                                                                        |
| -                                 | _             | Transfers the input of port P4 to register A.                                                                                                                                         |
| -                                 | _             | Outputs the contents of register A to port P4.                                                                                                                                        |
| -                                 | _             | Sets (1) to all port D.                                                                                                                                                               |
| -                                 | -             | Clears (0) to a bit of port D specified by register Y.                                                                                                                                |
| -                                 | -             | Sets (1) to a bit of port D specified by register Y.                                                                                                                                  |
| (D(Y)) = 0<br>However, (Y)=0 to 7 | -             | Skips the next instruction when a bit of port D specified by register Y is "0." Executes the next instruction when a bit of port D specified by register Y is "1."                    |
| -                                 | _             | Clears (0) to port C.                                                                                                                                                                 |
| -                                 | _             | Sets (1) to port C.                                                                                                                                                                   |
| -                                 | -             | Transfers the contents of pull-up control register PU0 to register A.                                                                                                                 |
| -                                 | -             | Transfers the contents of register A to pull-up control register PU0.                                                                                                                 |
| -                                 | -             | Transfers the contents of pull-up control register PU1 to register A.                                                                                                                 |
| -                                 | -             | Transfers the contents of register A to pull-up control register PU1.                                                                                                                 |
|                                   |               |                                                                                                                                                                                       |
|                                   |               |                                                                                                                                                                                       |
|                                   |               | 1                                                                                                                                                                                     |



| Parameter              |          | Instruction code |    |    |    |    |    |    |    |    |    |                 |   |                    |                     |                                                                       |
|------------------------|----------|------------------|----|----|----|----|----|----|----|----|----|-----------------|---|--------------------|---------------------|-----------------------------------------------------------------------|
| Type of instructions   | Mnemonic | D9               | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Hexade<br>notat |   | Number of<br>words | Number of<br>cycles | Function                                                              |
|                        | ТАКО     | 1                | 0  | 0  | 1  | 0  | 1  | 0  | 1  | 1  | 0  | 25              | 6 | 1                  | 1                   | (A) ← (K0)                                                            |
|                        | ТК0А     | 1                | 0  | 0  | 0  | 0  | 1  | 1  | 0  | 1  | 1  | 21              | В | 1                  | 1                   | (K0) ← (A)                                                            |
|                        | TAK1     | 1                | 0  | 0  | 1  | 0  | 1  | 1  | 0  | 0  | 1  | 25              | 9 | 1                  | 1                   | (A) ← (K1)                                                            |
| ratio                  | TK1A     | 1                | 0  | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 0  | 21              | 4 | 1                  | 1                   | (K1) ← (A)                                                            |
| Input/Output operation | TAK2     | 1                | 0  | 0  | 1  | 0  | 1  | 1  | 0  | 1  | 0  | 25              | А | 1                  | 1                   | $(A) \leftarrow (K2)$                                                 |
| Jutpu                  | TK2A     | 1                | 0  | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 1  | 21              | 5 | 1                  | 1                   | $(K2) \leftarrow (A)$                                                 |
| put/C                  | TFR0A    | 1                | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 0  | 0  | 22              | 8 | 1                  | 1                   | $(FR0) \leftarrow (A)$                                                |
| <u> </u>               | TFR1A    | 1                | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 0  | 1  | 22              | 9 | 1                  | 1                   | $(FR1) \leftarrow (A)$                                                |
|                        | TFR2A    | 1                | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 1  | 0  | 22              | А | 1                  | 1                   | $(FR2) \leftarrow (A)$                                                |
|                        | TFR3A    | 1                | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 1  | 1  | 22              | В | 1                  | 1                   | $(FR3) \leftarrow (A)$                                                |
| ation                  | TAL1     | 1                | 0  | 0  | 1  | 0  | 0  | 1  | 0  | 1  | 0  | 24              | А | 1                  | 1                   | $(A) \leftarrow (L1)$                                                 |
| opera                  | TL1A     | 1                | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 2 0             | А | 1                  | 1                   | (L1) ← (A)                                                            |
| LCD operation          | TL2A     | 1                | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 1  | 1  | 2 0             | В | 1                  | 1                   | (L2) ← (A)                                                            |
|                        | TABSI    | 1                | 0  | 0  | 1  | 1  | 1  | 1  | 0  | 0  | 0  | 27              | 8 | 1                  | 1                   | $(B) \leftarrow (SI7\text{-}SI4) \ \ (A) \leftarrow (SI3\text{-}SI0)$ |
| uo                     | TSIAB    | 1                | 0  | 0  | 0  | 1  | 1  | 1  | 0  | 0  | 0  | 23              | 8 | 1                  | 1                   | $(SI7-SI4) \leftarrow (B) (SI3-SI0) \leftarrow (A)$                   |
| Serial I/O operation   | SST      | 1                | 0  | 1  | 0  | 0  | 1  | 1  | 1  | 1  | 0  | 29              | Е | 1                  | 1                   | (SIOF) ← 0<br>Serial I/O starting                                     |
| Serial I/(             | SNZSI    | 1                | 0  | 1  | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 28              | 8 | 1                  | 1                   | V23=0: (SIOF)=1?<br>After skipping, (SIOF) ← 0 V23 = 1: NOP           |
|                        | TAJ1     | 1                | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 1  | 0  | 24              | 2 | 1                  | 1                   | $(A) \leftarrow (J1)$                                                 |
|                        | TJ1A     | 1                | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 2 0             | 2 | 1                  | 1                   | $(J1) \leftarrow (A)$                                                 |
| uo                     | СМСК     | 1                | 0  | 1  | 0  | 0  | 1  | 1  | 0  | 1  | 0  | 29              | A | 1                  | 1                   | Ceramic resonator selected                                            |
| Clock operation        | CRCK     | 1                | 0  | 1  | 0  | 0  | 1  | 1  | 0  | 1  | 1  | 29              | В | 1                  | 1                   | RC oscillator selected                                                |
| ck op                  | TAMR     | 1                | 0  | 0  | 1  | 0  | 1  | 0  | 0  | 1  | 0  | 25              | 2 | 1                  | 1                   | $(A) \leftarrow (MR)$                                                 |
| Clo                    | TMRA     | 1                | 0  | 0  | 0  | 0  | 1  | 0  | 1  | 1  | 0  | 2 1             | 6 | 1                  | 1                   | $(MR) \leftarrow (A)$                                                 |
|                        |          |                  |    |    |    |    |    |    |    |    |    |                 |   |                    |                     |                                                                       |



| Skip condition      | Carry flag CY | Datailed description                                                                                                                                                                      |
|---------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -                   | -             | Transfers the contents of key-on wakeup control register K0 to register A.                                                                                                                |
| _                   | -             | Transfers the contents of register A to key-on wakeup control register K0.                                                                                                                |
| -                   | -             | Transfers the contents of key-on wakeup control register K1 to register A.                                                                                                                |
| -                   | -             | Transfers the contents of register A to key-on wakeup control register K1.                                                                                                                |
| -                   | -             | Transfers the contents of key-on wakeup control register K2 to register A.                                                                                                                |
| -                   | -             | Transfers the contents of register A to key-on wakeup control register K2.                                                                                                                |
| -                   | -             | Transferts the contents of register A to port output format control register FR0.                                                                                                         |
| -                   | -             | Transferts the contents of register A to port output format control register FR1.                                                                                                         |
| -                   | -             | Transferts the contents of register A to port output format control register FR2.                                                                                                         |
| -                   | -             | Transferts the contents of register A to port output format control register FR3.                                                                                                         |
| -                   | -             | Transfers the contents of LCD control register L1 to register A.                                                                                                                          |
| -                   | -             | Transfers the contents of register A to LCD control register L1.                                                                                                                          |
| -                   | -             | Transfers the contents of register A to LCD control register L2.                                                                                                                          |
| -                   | -             | Transfers the high-order 4 bits of serial I/O register SI to register B, and transfers the low-order 4 bits of se-<br>rial I/O register SI to register A.                                 |
| -                   | -             | Transfers the contents of register B to the high-order 4 bits of serial I/O register SI, and transfers the con-<br>tents of register A to the low-order 4 bits of serial I/O register SI. |
| -                   | -             | Clears (0) to SIOF flag and starts serial I/O.                                                                                                                                            |
| V23 = 0: (SIOF) = 1 | -             | Skips the next instruction when the contents of bit 3 (V23) of interrupt control register V2 is "0" and contents of SIOF flag is "1." After skipping, clears (0) to SIOF flag.            |
| -                   | _             | Transfers the contents of serial I/O control register J1 to register A.                                                                                                                   |
| -                   | -             | Transfers the contents of register A to serial I/O control register J1.                                                                                                                   |
| -                   | -             | Selects the ceramic resonator for main clock, stops the on-chip oscillator (internal oscillator).                                                                                         |
| -                   | -             | Selects the RC oscillation circuit for main clock, stops the on-chip oscillator (internal oscillator).                                                                                    |
| -                   | -             | Transfers the contents of clock control regiser MR to register A.                                                                                                                         |
| -                   | -             | Transfers the contents of register A to clock control register MR.                                                                                                                        |
|                     |               |                                                                                                                                                                                           |
|                     |               |                                                                                                                                                                                           |
|                     |               |                                                                                                                                                                                           |
|                     |               |                                                                                                                                                                                           |
|                     |               |                                                                                                                                                                                           |
|                     |               |                                                                                                                                                                                           |
|                     |               |                                                                                                                                                                                           |
|                     |               |                                                                                                                                                                                           |



| Parameter                |          |    |    |    |    |    |    |    |    |    |    |   |             |              | er of<br>ds       | er of<br>es        |                                                                                                                                              |
|--------------------------|----------|----|----|----|----|----|----|----|----|----|----|---|-------------|--------------|-------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Type of instructions     | Mnemonic | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |   | ade<br>otat | cimal<br>ion | Number (<br>words | Number o<br>cycles | Function                                                                                                                                     |
|                          | TABAD    | 1  | 0  | 0  | 1  | 1  | 1  | 1  | 0  | 0  | 1  | 2 | 7           | 9            | 1                 | 1                  | Q13 = 0:<br>(B) $\leftarrow$ (AD9-AD6)<br>(A) $\leftarrow$ (AD5-AD2)<br>Q13 = 1:<br>(B) $\leftarrow$ (AD7-AD4)<br>(A) $\leftarrow$ (AD3-AD0) |
|                          | TALA     | 1  | 0  | 0  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | 2 | 4           | 9            | 1                 | 1                  | (A3, A2) ← (AD1, AD0)<br>(A1, A0) ← 0                                                                                                        |
| ation                    | TADAB    | 1  | 0  | 0  | 0  | 1  | 1  | 1  | 0  | 0  | 1  | 2 | 3           | 9            | 1                 | 1                  | $(AD7-AD4) \leftarrow (B)$<br>$(AD3-AD0) \leftarrow (A)$                                                                                     |
| ion opera                | ADST     | 1  | 0  | 1  | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 2 | 9           | F            | 1                 | 1                  | $(ADF) \leftarrow 0$<br>A/D conversion starting                                                                                              |
| A/D conversion operation | SNZAD    | 1  | 0  | 1  | 0  | 0  | 0  | 0  | 1  | 1  | 1  | 2 | 8           | 7            | 1                 | 1                  | V22 = 0: (ADF) = 1 ?<br>After skipping, (ADF) ← 0 V22 = 1: NOP                                                                               |
| A                        | TAQ1     | 1  | 0  | 0  | 1  | 0  | 0  | 0  | 1  | 0  | 0  | 2 | 4           | 4            | 1                 | 1                  | (A) ← (Q1)                                                                                                                                   |
|                          | TQ1A     | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 2 | 0           | 4            | 1                 | 1                  | $(Q1) \leftarrow (A)$                                                                                                                        |
|                          | TAQ2     | 1  | 0  | 0  | 1  | 0  | 0  | 0  | 1  | 0  | 1  | 2 | 4           | 5            | 1                 | 1                  | $(A) \leftarrow (Q2)$                                                                                                                        |
|                          | TQ2A     | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 1  | 2 | 0           | 5            | 1                 | 1                  | $(Q2) \leftarrow (A)$                                                                                                                        |
|                          | TAQ3     | 1  | 0  | 0  | 1  | 0  | 0  | 0  | 1  | 1  | 0  | 2 | 4           | 6            | 1                 | 1                  | $(A) \leftarrow (Q3)$                                                                                                                        |
|                          | ТQЗА     | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | 0  | 2 | 0           | 6            | 1                 | 1                  | $(Q3) \leftarrow (A)$                                                                                                                        |
|                          | NOP      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0           | 0            | 1                 | 1                  | $(PC) \leftarrow (PC) + 1$                                                                                                                   |
|                          | POF      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0 | 0           | 2            | 1                 | 1                  | Transition to clock operating mode                                                                                                           |
|                          | POF2     | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0 | 0           | 8            | 1                 | 1                  | Transition to RAM back-up mode                                                                                                               |
|                          | EPOF     | 0  | 0  | 0  | 1  | 0  | 1  | 1  | 0  | 1  | 1  | 0 | 5           | В            | 1                 | 1                  | POF, POF2 instructions valid                                                                                                                 |
|                          | SNZP     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  | 0 | 0           | 3            | 1                 | 1                  | (P) = 1 ?                                                                                                                                    |
| Other operation          | WRST     | 1  | 0  | 1  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 2 | A           | 0            | 1                 | 1                  | (WDF1) = 1 ?<br>After skipping, (WDF1) $\leftarrow$ 0                                                                                        |
| Other                    | DWDT     | 1  | 0  | 1  | 0  | 0  | 1  | 1  | 1  | 0  | 0  | 2 | 9           | С            | 1                 | 1                  | Stop of watchdog timer function enabled                                                                                                      |
|                          | RBK*     | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 4           | 0            | 1                 | 1                  | When TABP p instruction is executed, $P_6 \leftarrow 0$                                                                                      |
|                          | SBK*     | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 1  | 0 | 4           | 1            | 1                 | 1                  | When TABP p instruction is executed, $P_6 \leftarrow 1$                                                                                      |
|                          | SVDE     | 1  | 0  | 1  | 0  | 0  | 1  | 0  | 0  | 1  | 1  | 2 | 9           | 3            | 1                 | 1                  | At power down mode, voltage drop detection<br>circuit valid                                                                                  |

Note: \* (SBK, RBK) cannot be used in the M34524M8.

The pages which can be referred by the TABP instruction after the SBK instruction is executed are 64 to 95 in the M34524MC.



| Skip condition     | Carry flag CY | Datailed description                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| _                  | -             | In the A/D conversion mode (Q13 = 0), transfers the high-order 4 bits (AD9–AD6) of register AD to register B, and the middle-order 4 bits (AD5–AD2) of register AD to register A.<br>In the comparator mode (Q13 = 1), transfers the middle-order 4 bits (AD7–AD4) of register AD to register B, and the low-order 4 bits (AD3–AD0) of register AD to register A.<br>(Q13: bit 3 of A/D control register Q1) |
| -                  | -             | Transfers the low-order 2 bits (AD1, AD0) of register AD to the high-order 2 bits (AD3, AD2) of register A.                                                                                                                                                                                                                                                                                                  |
| _                  | -             | In the comparator mode (Q13 = 1), transfers the contents of register B to the high-order 4 bits (AD7–AD4) of comparator register, and the contents of register A to the low-order 4 bits (AD3–AD0) of comparator register. (Q13 = bit 3 of A/D control register Q1)                                                                                                                                          |
| -                  | -             | Clears (0) to A/D conversion completion flag ADF, and the A/D conversion at the A/D conversion mode (Q13 = 0) or the comparator operation at the comparator mode (Q13 = 1) is started.<br>(Q13 = bit 3 of A/D control register Q1)                                                                                                                                                                           |
| V22 = 0: (ADF) = 1 | -             | When V22 = 0 : Skips the next instruction when A/D conversion completion flag ADF is "1." After skipping, clears (0) to the ADF flag. When the ADF flag is "0," executes the next instruction. (V22: bit 2 of interrupt control register V2)                                                                                                                                                                 |
| _                  | -             | Transfers the contents of A/D control register Q1 to register A.                                                                                                                                                                                                                                                                                                                                             |
| _                  | -             | Transfers the contents of register A to A/D control register Q1.                                                                                                                                                                                                                                                                                                                                             |
| _                  | -             | Transfers the contents of A/D control register Q2 to register A.                                                                                                                                                                                                                                                                                                                                             |
| _                  | -             | Transfers the contents of register A to A/D control register Q2.                                                                                                                                                                                                                                                                                                                                             |
| -                  | -             | Transfers the contents of A/D control register Q3 to register A.                                                                                                                                                                                                                                                                                                                                             |
| _                  | -             | Transfers the contents of register A to A/D control register Q3.                                                                                                                                                                                                                                                                                                                                             |
| -                  | -             | No operation; Adds 1 to program counter value, and others remain unchanged.                                                                                                                                                                                                                                                                                                                                  |
| -                  | -             | Puts the system in clock operating mode by executing the POF instruction after executing the EPOF instruc-<br>tion.                                                                                                                                                                                                                                                                                          |
| -                  | -             | Puts the system in RAM back-up state by executing the POF2 instruction after executing the EPOF instruction.                                                                                                                                                                                                                                                                                                 |
| -                  | -             | Makes the immediate after POF or POF2 instruction valid by executing the EPOF instruction.                                                                                                                                                                                                                                                                                                                   |
| (P) = 1            | -             | Skips the next instruction when the P flag is "1".<br>After skipping, the P flag remains unchanged.                                                                                                                                                                                                                                                                                                          |
| (WDF1) = 1         | -             | Skips the next instruction when watchdog timer flag WDF1 is "1." After skipping, clears (0) to the WDF1 flag. Also, stops the watchdog timer function when executing the WRST instruction immediately after the DWDT instruction.                                                                                                                                                                            |
| -                  | -             | Stops the watchdog timer function by the WRST instruction after executing the DWDT instruction.                                                                                                                                                                                                                                                                                                              |
| _                  | -             | Sets referring data area to pages 0 to 63 when the TABP p instruction is executed.<br>This instruction is valid only for the TABP p instruction.                                                                                                                                                                                                                                                             |
| -                  | -             | Sets referring data area to pages 64 to 127 when the TABP p instruction is executed.<br>This instruction is valid only for the TABP p instruction.                                                                                                                                                                                                                                                           |
| -                  | -             | Validates the voltage drop detection circuit at power down (clock operating mode and RAM back-up mode) when VDCE pin is "H".                                                                                                                                                                                                                                                                                 |



#### INSTRUCTIONS

# INSTRUCTION CODE TABLE

|          | 100              |        |        |          |        |         |         |         |          |            |            |             |             |        |        |        |        | 010000 | 011000 |
|----------|------------------|--------|--------|----------|--------|---------|---------|---------|----------|------------|------------|-------------|-------------|--------|--------|--------|--------|--------|--------|
| <b>L</b> | 09–D4            | 000000 | 000001 | 000010   | 000011 | 000100  | 000101  | 000110  | 000111   | 001000     | 001001     | 001010      | 001011      | 001100 | 001101 | 001110 | 001111 |        | 011000 |
| D3–D0    | Hex.<br>notation | 00     | 01     | 02       | 03     | 04      | 05      | 06      | 07       | 08         | 09         | 0A          | 0B          | 0C     | 0D     | 0E     | 0F     | 10–17  | 18–1F  |
| 0000     | 0                | NOP    | BLA    | SZB<br>0 | BMLA   | RBK**   | TASP    | A<br>0  | LA<br>0  | TABP<br>0  | TABP<br>16 | TABP<br>32* | TABP<br>48* | BML    | BML    | BL     | BL     | BM     | В      |
| 0001     | 1                | -      | CLD    | SZB<br>1 | _      | SBK**   | TAD     | A<br>1  | LA<br>1  | TABP<br>1  | TABP<br>17 | TABP<br>33* | TABP<br>49* | BML    | BML    | BL     | BL     | вм     | В      |
| 0010     | 2                | POF    | -      | SZB<br>2 | -      | -       | ТАХ     | A<br>2  | LA<br>2  | TABP<br>2  | TABP<br>18 | TABP<br>34* | TABP<br>50* | BML    | BML    | BL     | BL     | вм     | В      |
| 0011     | 3                | SNZP   | INY    | SZB<br>3 | -      | -       | TAZ     | A<br>3  | LA<br>3  | TABP<br>3  | TABP<br>19 | TABP<br>35* | TABP<br>51* | BML    | BML    | BL     | BL     | вм     | В      |
| 0100     | 4                | DI     | RD     | SZD      | -      | RT      | TAV1    | A<br>4  | LA<br>4  | TABP<br>4  | TABP<br>20 | TABP<br>36* | TABP<br>52* | BML    | BML    | BL     | BL     | BM     | В      |
| 0101     | 5                | EI     | SD     | SEAn     | -      | RTS     | TAV2    | A<br>5  | LA<br>5  | TABP<br>5  | TABP<br>21 | TABP<br>37* | TABP<br>53* | BML    | BML    | BL     | BL     | BM     | в      |
| 0110     | 6                | RC     | -      | SEAM     | -      | RTI     | -       | A<br>6  | LA<br>6  | TABP<br>6  | TABP<br>22 | TABP<br>38* | TABP<br>54* | BML    | BML    | BL     | BL     | BM     | В      |
| 0111     | 7                | SC     | DEY    | -        | _      | _       | _       | A<br>7  | LA<br>7  | TABP<br>7  | TABP<br>23 | TABP<br>39* | TABP<br>55* | BML    | BML    | BL     | BL     | ВМ     | в      |
| 1000     | 8                | POF2   | AND    | -        | SNZ0   | LZ<br>0 | _       | A<br>8  | LA<br>8  | TABP<br>8  | TABP<br>24 | TABP<br>40* | TABP<br>56* | BML    | BML    | BL     | BL     | вм     | в      |
| 1001     | 9                | _      | OR     | TDA      | SNZ1   | LZ<br>1 | _       | A<br>9  | LA<br>9  | TABP<br>9  | TABP<br>25 | TABP<br>41* | TABP<br>57* | BML    | BML    | BL     | BL     | вм     | в      |
| 1010     | А                | AM     | ТЕАВ   | TABE     | SNZI0  | LZ<br>2 | _       | A<br>10 | LA<br>10 | TABP<br>10 | TABP<br>26 | TABP<br>42* | TABP<br>58* | BML    | BML    | BL     | BL     | вм     | в      |
| 1011     | В                | AMC    | _      | -        | SNZI1  | LZ<br>3 | EPOF    | A<br>11 | LA<br>11 | TABP<br>11 | TABP<br>27 | TABP<br>43* | TABP<br>59* | BML    | BML    | BL     | BL     | вм     | В      |
| 1100     | С                | TYA    | СМА    | -        | _      | RB<br>0 | SB<br>0 | A<br>12 | LA<br>12 | TABP<br>12 | TABP<br>28 | TABP<br>44* | TABP<br>60* | BML    | BML    | BL     | BL     | вм     | в      |
| 1101     | D                | _      | RAR    | _        | _      | RB<br>1 | SB<br>1 | A<br>13 | LA<br>13 | TABP<br>13 | TABP<br>29 | TABP<br>45* | TABP<br>61* | BML    | BML    | BL     | BL     | вм     | в      |
| 1110     | Е                | тва    | ТАВ    | -        | TV2A   | RB<br>2 | SB<br>2 | A<br>14 | LA<br>14 | TABP<br>14 | TABP<br>30 | TABP<br>46* | TABP<br>62* | BML    | BML    | BL     | BL     | вм     | в      |
| 1111     | F                | _      | TAY    | szc      | TV1A   | RB<br>3 | SB<br>3 | A<br>15 | LA<br>15 | TABP<br>15 | TABP<br>31 | TABP<br>47* | TABP<br>63* | BML    | BML    | BL     | BL     | вм     | в      |

The above table shows the relationship between machine language codes and machine language instructions. D3–D0 show the low-order 4 bits of the machine language code, and D9–D4 show the high-order 6 bits of the machine language code. The hexadecimal representation of the code is also provided. There are one-word instructions and two-word instructions, but only the first word of each instruction is shown. Do not use code marked "–."

The codes for the second word of a two-word instruction are described below.

|      | The | The second word |      |  |  |  |  |  |  |  |  |
|------|-----|-----------------|------|--|--|--|--|--|--|--|--|
| BL   | 1p  | paaa            | aaaa |  |  |  |  |  |  |  |  |
| BML  | 1р  | paaa            | aaaa |  |  |  |  |  |  |  |  |
| BLA  | 1р  | pp00            | рррр |  |  |  |  |  |  |  |  |
| BMLA | 1р  | pp00            | рррр |  |  |  |  |  |  |  |  |
| SEA  | 00  | 0111            | nnnn |  |  |  |  |  |  |  |  |
| SZD  | 00  | 0010            | 1011 |  |  |  |  |  |  |  |  |

- \*\* (SBK and RBK instructions) cannot be used in the M34524M8.
- \* cannot be used after the SBK instruction is executed in the M34524MC.
- A page referred by the TABP instruction can be switched by the SBK and RBK instructions in the M34524MC/ED.
- The pages which can be referred by the TABP instruction after the SBK instruction is executed are 64 to 95 in the M34524MC.
- The pages which can be referred by the TABP instruction after the SBK instruction is executed are 64 to 127 in the M34524ED.
  - (Ex. TABP 0  $\rightarrow$  TABP 64)
- The pages which can be referred by the TABP instruction after the RBK instruction is executed are 0 to 63.
- When the SBK instruction is not used, the pages which can be referred by the TABP instruction are 0 to 63.



#### INSTRUCTIONS

110000

111111

30–3F

101011 101100 101101 101110 101111

2D

2E

2F

2B

2C

|   | /[    | 09–D4            | 100000 | 100001 | 100010 | 100011 | 100100 | 100101 | 100110 | 100111 | 101000 | 101001 | 101010 |
|---|-------|------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| D | )3–D0 | Hex.<br>notation | 20     | 21     | 22     | 23     | 24     | 25     | 26     | 27     | 28     | 29     | 2A     |
| C | 0000  | 0                | -      | тwза   | OP0A   | T1AB   | -      | TAW6   | IAP0   | TAB1   | SNZT1  | -      | WRST   |
| 0 | 0001  | 1                | _      | TW4A   | OP1A   | T2AB   | _      | _      | IAP1   | TAB2   | SNZT2  | _      | _      |

# **INSTRUCTION CODE TABLE (continued)**

|      | notation |      |      |       |       |      |       |      |       |       |       |      |           |           |           |            |            |     |
|------|----------|------|------|-------|-------|------|-------|------|-------|-------|-------|------|-----------|-----------|-----------|------------|------------|-----|
| 0000 | 0        | -    | тwза | OP0A  | T1AB  | -    | TAW6  | IAP0 | TAB1  | SNZT1 | -     | WRST | TMA<br>0  | TAM<br>0  | XAM<br>0  | XAMI<br>0  | XAMD<br>0  | LXY |
| 0001 | 1        | _    | TW4A | OP1A  | T2AB  | _    | _     | IAP1 | TAB2  | SNZT2 | _     | _    | TMA<br>1  | TAM<br>1  | XAM<br>1  | XAMI<br>1  | XAMD<br>1  | LXY |
| 0010 | 2        | TJ1A | TW5A | OP2A  | ТЗАВ  | TAJ1 | TAMR  | IAP2 | ТАВЗ  | SNZT3 | _     | _    | TMA<br>2  | TAM<br>2  | XAM<br>2  | XAMI<br>2  | XAMD<br>2  | LXY |
| 0011 | 3        | _    | TW6A | ОРЗА  | T4AB  | -    | TAI1  | IAP3 | TAB4  | SNZT4 | SVDE  | _    | TMA<br>3  | TAM<br>3  | XAM<br>3  | XAMI<br>3  | XAMD<br>3  | LXY |
| 0100 | 4        | TQ1A | TK1A | OP4A  | _     | TAQ1 | TAI2  | IAP4 | _     | SNZT5 | _     | _    | TMA<br>4  | TAM<br>4  | XAM<br>4  | XAMI<br>4  | XAMD<br>4  | LXY |
| 0101 | 5        | TQ2A | TK2A | _     | TPSAB | TAQ2 | TAI3  | _    | TABPS | _     | _     | _    | TMA<br>5  | TAM<br>5  | XAM<br>5  | XAMI<br>5  | XAMD<br>5  | LXY |
| 0110 | 6        | тдза | TMRA | _     | _     | TAQ3 | TAK0  | _    | _     | _     | _     | -    | TMA<br>6  | TAM<br>6  | XAM<br>6  | XAMI<br>6  | XAMD<br>6  | LXY |
| 0111 | 7        | -    | TI1A | _     | T4HAB | _    | TAPU0 | -    | -     | SNZAD | T4R4L | -    | TMA<br>7  | TAM<br>7  | XAM<br>7  | XAMI<br>7  | XAMD<br>7  | LXY |
| 1000 | 8        | _    | TI2A | TFR0A | TSIAB | -    | _     | -    | TABSI | SNZSI | -     | -    | TMA<br>8  | TAM<br>8  | XAM<br>8  | XAMI<br>8  | XAMD<br>8  | LXY |
| 1001 | 9        | -    | _    | TFR1A | TADAB | TALA | TAK1  | _    | TABAD | _     | _     | -    | TMA<br>9  | TAM<br>9  | XAM<br>9  | XAMI<br>9  | XAMD<br>9  | LXY |
| 1010 | А        | TL1A | тіза | TFR2A | -     | TAL1 | TAK2  | _    | -     | -     | смск  | TPAA | TMA<br>10 | TAM<br>10 | XAM<br>10 | XAMI<br>10 | XAMD<br>10 | LXY |
| 1011 | В        | TL2A | TK0A | TFR3A | TR3AB | TAW1 | _     | _    | _     | _     | CRCK  | _    | TMA<br>11 | TAM<br>11 | XAM<br>11 | XAMI<br>11 | XAMD<br>11 | LXY |
| 1100 | С        | -    | _    | _     | -     | TAW2 | _     | -    | _     | RCP   | DWDT  | _    | TMA<br>12 | TAM<br>12 | XAM<br>12 | XAMI<br>12 | XAMD<br>12 | LXY |
| 1101 | D        | TLCA | _    | TPU0A | _     | TAW3 | -     | _    | _     | SCP   | _     | _    | TMA<br>13 | TAM<br>13 | XAM<br>13 | XAMI<br>13 | XAMD<br>13 | LXY |
| 1110 | Е        | TW1A | _    | TPU1A | _     | TAW4 | TAPU1 | -    | _     | _     | SST   | -    | TMA<br>14 | TAM<br>14 | XAM<br>14 | XAMI<br>14 | XAMD<br>14 | LXY |
| 1111 | F        | TW2A | _    | _     | TR1AB | TAW5 | _     | _    | _     | _     | ADST  | -    | TMA<br>15 | TAM<br>15 | XAM<br>15 | XAMI<br>15 | XAMD<br>15 | LXY |

The above table shows the relationship between machine language codes and machine language instructions. D<sub>3</sub>–D<sub>0</sub> show the loworder 4 bits of the machine language code, and D<sub>9</sub>–D<sub>4</sub> show the high-order 6 bits of the machine language code. The hexadecimal representation of the code is also provided. There are one-word instructions and two-word instructions, but only the first word of each instruction is shown. Do not use code marked "–."

The codes for the second word of a two-word instruction are described below.

|      | The | The second word |      |  |  |  |  |  |  |  |  |  |
|------|-----|-----------------|------|--|--|--|--|--|--|--|--|--|
| BL   | 1p  | paaa            | aaaa |  |  |  |  |  |  |  |  |  |
| BML  | 1p  | paaa            | aaaa |  |  |  |  |  |  |  |  |  |
| BLA  | 1р  | pp00            | рррр |  |  |  |  |  |  |  |  |  |
| BMLA | 1p  | pp00            | pppp |  |  |  |  |  |  |  |  |  |
| SEA  | 00  | 0111            | nnnn |  |  |  |  |  |  |  |  |  |
| SZD  | 00  | 0010            | 1011 |  |  |  |  |  |  |  |  |  |



#### **BUILT-IN PROM VERSION**

In addition to the mask ROM versions, the 4524 Group has the One Time PROM versions whose PROMs can only be written to and not be erased.

The built-in PROM version has functions similar to those of the mask ROM versions, but it has PROM mode that enables writing to built-in PROM.

Table 25 shows the product of built-in PROM version. Figure 75 shows the pin configurations of built-in PROM versions.

The One Time PROM version has pin-compatibility with the mask ROM version.

#### Table 25 Product of built-in PROM version

| Part number | PROM size<br>(X 10 bits) | RAM size<br>(X 4 bits) | Package | ROM type                         |
|-------------|--------------------------|------------------------|---------|----------------------------------|
| M34524EDFP  | 16384 words              | 512 words              | 64P6N-A | One Time PROM [shipped in blank] |



RENESAS

#### (1) PROM mode

The built-in PROM version has a PROM mode in addition to a normal operation mode. The PROM mode is used to write to and read from the built-in PROM.

In the PROM mode, the programming adapter can be used with a general-purpose PROM programmer to write to or read from the built-in PROM as if it were M5M27C256K.

Programming adapter is listed in Table 26. Contact addresses at the end of this data sheet for the appropriate PROM programmer. • Writing and reading of built-in PROM

Programming voltage is 12.5 V. Write the program in the PROM of the built-in PROM version as shown in Figure 76.

#### (2) Notes on handling

①A high-voltage is used for writing. Take care that overvoltage is not applied. Take care especially at turning on the power.

② For the One Time PROM version shipped in blank, Renesas Technology corp. does not perform PROM writing test and screening in the assembly process and following processes. In order to improve reliability after writing, performing writing and test according to the flow shown in Figure 77 before using is recommended (Products shipped in blank: PROM contents is not written in factory when shipped).

#### Table 26 Programming adapter

| Part number | Name of Programming Adapter |
|-------------|-----------------------------|
| M34524EDFP  | PCA7448                     |







Fig. 77 Flow of writing and test of the product shipped in blank



# **CHAPTER 2**

# APPLICATION

- 2.1 I/O pins
- 2.2 Interrupts
- 2.3 Timers
- 2.4 A/D converter
- 2.5 Serial I/O
- 2.6 LCD function
- 2.7 Reset
- 2.8 Voltage drop detection circuit
- 2.9 Power down
- 2.10 Oscillation circuit

# 2.1 I/O pins

The 4524 Group has twenty-eight I/O pins and three output pins.

Port P2 is also used as analog input pins AIN0–AIN3.

Port P3 is also used as analog input pins AIN4-AIN7.

Ports D4-D6 are also used as Serial I/O pins SIN, SOUT, SCK.

Port D7 is also used as CNTR0 I/O pin.

Port D8 is also used as INT0 input pin.

Port D9 is also used as INT1 input pin.

Port C is also used as CNTR1 I/O pin.

This section describes each port I/O function, related registers, application example using each port function and notes.

#### 2.1.1 I/O ports

#### (1) Port P0

Port P0 is a 4-bit I/O port.

Port P0 has the key-on wakeup function which turns ON/OFF with register K0 and pull-up transistor which turns ON/OFF with register PU0.

# • Input

In the following conditions, the pin state of port P0 is transferred as input data to register A when the **IAP0** instruction is executed.

• Set bit FR00 or bit FR01 of register FR0 to "0" according to the port to be used.

• Set the output latch of specified port P0i (i=0, 1, 2 or 3) to "1" with the OP0A instruction.

If FR00 or FR01 is "0" and the output latch is "0", "0" is output to specified port P0.

If FR00 or FR01 is "1", the output latch value is output to specified port P0.

# • Output

The contents of register A is set to the output latch with the **OP0A** instruction, and is output to port P0.

N-channel open-drain or CMOS can be selected as the output structure of port P0 in 2 bits unit by setting FR00 or FR01.

#### (2) Port P1

Port P1 is a 4-bit I/O port.

Port P1 has the key-on wakeup function which turns ON/OFF with register K1 and pull-up transistor which turns ON/OFF with register PU1.

#### • Input

In the following conditions, the pin state of port P1 is transferred as input data to register A when the **IAP1** instruction is executed.

• Set bit FR02 or bit FR03 of register FR0 to "0" according to the port to be used.

• Set the output latch of specified port P1i (i=0, 1, 2 or 3) to "1" with the OP1A instruction.

If FR02 or FR03 is "0" and the output latch is "0", "0" is output to specified port P1.

If FR02 or FR03 is "1", the output latch value is output to specified port P1.

#### Output

The contents of register A is set to the output latch with the **OP1A** instruction, and is output to port P1.

N-channel open-drain or CMOS can be selected as the output structure of port P1 in 2 bits unit by setting FR02 or FR03.

#### (3) Port P2

Port P2 is a 4-bit I/O port.

P20-P23 are also used as analog input pins AIN0-AIN3.

#### • Input

In the following condition, the pin state of port P2 is transferred as input data to register A when the **IAP2** instruction is executed.

• Set the output latch of specified port P2i (i=0, 1, 2 or 3) to "1" with the **OP2A** instruction. If the output latch is "0", "0" is output to specified port P2.

#### • Output

The contents of register A is set to the output latch with the **OP2A** instruction, and is output to port P2.

The output structure is an N-channel open-drain.

Note: Ports P20-P23 are used as input/output port P2, set the corresponding bit of register Q2 to "0".

#### (4) Port P3

Port P3 is a 4-bit I/O port. P30–P33 are also used as analog input pins AIN4–AIN7.

#### • Input

In the following condition, the pin state of port P3 is transferred as input data to register A when the **IAP3** instruction is executed.

• Set the output latch of specified port P3i (i=0, 1, 2 or 3) to "1" with the OP3A instruction.

If the output latch is "0", "0" is output to specified port P3.

#### • Output

The contents of register A is set to the output latch with the **OP3A** instruction, and is output to port P3.

The output structure is an N-channel open-drain.

Note: Ports P30-P33 are used as input/output port P3, set the corresponding bit of register Q3 to "0".

#### (5) Port P4

Port P4 is a 4-bit I/O port.

#### • Input

In the following conditions, the pin state of port P4 is transferred as input data to register A when the **IAP4** instruction is executed.

• Set bit i (i=0,1,2 or 3) of register FR3 to "0" according to the port to be used.

• Set the output latch of specified port P4i (i=0, 1, 2 or 3) to "1" with the OP4A instruction.

If FR3i is "0" and the output latch is "0", "0" is output to specified port P4.

If FR3i is "1", the output latch value is output to specified port P4.

#### • Output

The contents of register A is set to the output latch with the **OP4A** instruction, and is output to port P4.

N-channel open-drain or CMOS can be selected as the output structure of port P4 in 1 bit unit by setting register FR3.

# (6) Port D

Ports D0–D7 are eight independent I/O ports, and ports D8 and D9 are two independent output ports. Ports D4–D6 are also used as Serial I/O pins SIN, SOUT, SCK. Port D7 is also used as CNTR0 I/O pin. Port D8 is also used as INT0 input pin. Port D9 is also used as INT1 input pin. Also, as for INT0 and INT1, its key-on wakeup function is switched to ON/OFF by the register K20 and K22.

#### ■ Input/output of port D

Each pin of port D has an independent 1-bit wide I/O function. For I/O of ports D0–D7 and output of D8 and D9, select one of port D with the register Y of the data pointer first.

#### Input

The pin state of port D can be obtained with the SZD instruction.

In the following conditions, if the pin state of port Dj (j=0, 1, 2, 3, 4, 5, 6 or 7) is "0" when the **SZD** instruction is executed, the next instruction is skipped. If it is "1" when the **SZD** instruction is executed, the next instruction is executed.

- Set bit i (i=0,1,2 or 3) of register FR1 or FR2 to "0" according to the port to be used.
- Set the output latch of specified port Dj to "1" with the SD instruction.

If FR1i or FR2i is "0" and the output latch is "0", "0" is output to specified port D. If FR1i or FR2i is "1", the output latch value is output to specified port D.

#### • Output

Set the output level to the output latch with the SD, CLD and RD instructions.

The state of pin enters the high-impedance state when the **SD** instruction is executed.

All port D enter the high-impedance state or "H" level state when the **CLD** instruction is executed. The state of pin becomes "L" level when the **RD** instruction is executed.

N-channel open-drain or CMOS can be selected as the output structure of ports D0–D7 in 1 bit unit by setting registers FR1, FR2.

The output structure of ports D8 and D9 is N-channel open-drain.

#### Notes 1: When the SD and RD instructions are used, do not set "10102" or more to register Y.

- 2: Port D4 is also used as serial I/O pin SIN. Accordingly, when using port D4, set bit 1 (J11) and bit 0 (J10) of register J1 to "002" or "012."
- **3:** Port D5 is also used as serial I/O pin SOUT. Accordingly, when using port D5, set bit J11 and bit J10 to "002" or "102."
- **4:** Port D6 is also used as serial I/O pin SCK. Accordingly, when using port D6, set bit J11 and bit J10 to "002." Also, set bit J13 and bit J12 to "002", "012" or "102."
- 5: Port D7 is also used as CNTR0 pin. Accordingly, when using port D7, set bit 0 (W60) of register W6 to "0."

#### (7) Port C

Port C is a 1-bit output port. Port C is also used as CNTR0 pin.

#### Output

#### • Data output from port C

Set the output level to the output latch with the **SCP** and **RCP** instructions. The state of pin becomes "H" level when the **SCP** instruction is executed. The state of pin becomes "L" level when the **RCP** instruction is executed. The output structure is CMOS.

#### Note: Port C is also used as CNTR1.

Accordingly, when using port C, set bit W31 and bit W30 to "002", "012" or "102." Also, set bit W43 and bit W61 to "0."

#### 2.1.2 Related registers

#### (1) Timer control register W3

Table 2.1.1 shows the timer control register W3. Set the contents of this register through register A with the **TW3A** instruction. The contents of register W3 is transferred to register A with the **TAW3** instruction.

#### Table 2.1.1 Timer control register W3

| Т     | imer control register W3        | at                                                                                                                      | rese                | et:00002                                     | : 00002 at power down : state retained |  |  |  |  |
|-------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------|----------------------------------------|--|--|--|--|
|       | Timer 3 count auto-stop circuit | (                                                                                                                       | )                   | Timer 3 count auto-stop circuit not selected |                                        |  |  |  |  |
| W33   | selection bit (Note 2)          |                                                                                                                         | 1                   | Timer 3 count auto-stop circuit selected     |                                        |  |  |  |  |
| W32   | Timer 3 control bit             | (                                                                                                                       | )                   | Stop (state                                  | retained)                              |  |  |  |  |
| VV 32 |                                 | 0     Stop (state retained)       1     Operating       W31W30     Count source       0     0       PWM signal (PWMOUT) |                     |                                              |                                        |  |  |  |  |
|       |                                 | W31                                                                                                                     | W31W30 Count source |                                              |                                        |  |  |  |  |
| W31   | Timer 3 count source selection  | 0                                                                                                                       | 0                   | PWM signal (PWMOUT)                          |                                        |  |  |  |  |
|       |                                 | 0                                                                                                                       | 1                   | Prescaler o                                  | utput (ORCLK)                          |  |  |  |  |
| W30   | bits (Note 3)                   | 1                                                                                                                       | 0                   | Timer 2 und                                  | derflow signal (T2UDF)                 |  |  |  |  |
|       |                                 | 1                                                                                                                       | 1                   | CNTR1 input                                  |                                        |  |  |  |  |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: This function is valid only when the timer 3 count start synchronous circuit is selected (I20="1").

**3:** Port C output is invalid when CNTR1 input is selected for the timer 3 count source.

4: When setting the port, W33-W32 are not used.

# (2) Timer control register W4

Table 2.1.2 shows the timer control register W4. Set the contents of this register through register A with the **TW4A** instruction. The contents of register W4 is transferred to register A with the **TAW4** instruction.

#### Table 2.1.2 Timer control register W4

| 1    | Timer control register W4          | at res | et:00002                                           | at power down : state retained | R/W |  |  |  |
|------|------------------------------------|--------|----------------------------------------------------|--------------------------------|-----|--|--|--|
| W43  |                                    |        | CNTR1 out                                          | put invalid                    |     |  |  |  |
| VV43 | CNTR1 output control bit           | 1      | CNTR1 out                                          | CNTR1 output valid             |     |  |  |  |
| W42  | PWM signal "H" interval            | 0      | PWM signal "H" interval expansion function invalid |                                |     |  |  |  |
| VV42 | expansion function control bit     | 1      | PWM signal "H" interval expansion function valid   |                                |     |  |  |  |
| W41  | Timer 4 control bit                | 0      | Stop (state retained)                              |                                |     |  |  |  |
| VV41 |                                    | 1      | Operating                                          |                                |     |  |  |  |
| W40  | Timor 4 count course coloction hit | 0      | XIN input                                          |                                |     |  |  |  |
| vv40 | Timer 4 count source selection bit | 1      | Prescaler output (ORCLK) divided by 2              |                                |     |  |  |  |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: When setting the port, W42–W40 are not used.



R/W

#### (3) Timer control register W6

Table 2.1.3 shows the timer control register W6. Set the contents of this register through register A with the **TW6A** instruction. The contents of register W6 is transferred to register A with the **TAW6** instruction.

|      | ···· ··· ··· ··· ··· ··· ··· ··· ··· · |                                 |                                                |                                |   |  |
|------|----------------------------------------|---------------------------------|------------------------------------------------|--------------------------------|---|--|
|      | Timer control register W6              |                                 | et:00002                                       | at power down : state retained | I |  |
| W63  | Timer LC control bit                   | 0                               | Stop (state                                    | retained)                      |   |  |
| 0003 |                                        | 1                               | Operating                                      |                                |   |  |
| W62  | Timer LC count source                  | imer LC count source 0 Bit 4 (T |                                                | Bit 4 (T54) of timer 5         |   |  |
| VV02 | selection bit                          | 1                               | Prescaler output (ORCLK)                       |                                |   |  |
| W61  | CNTR1 output auto-control circuit      | 0                               | CNTR1 output auto-control circuit not selected |                                |   |  |
| VVOI | selection bit                          | 1                               | CNTR1 output auto-control circuit selected     |                                |   |  |
| W60  | D7/CNTR0 pin function selection        | 0                               | D7(I/O)/CN                                     | FR0 input                      |   |  |
|      | bit ( <b>Note 2</b> )                  | 1                               | CNTR0 inp                                      | ut/output/D7 (input)           |   |  |

#### Table 2.1.3 Timer control register W6

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: CNTR0 input is valid only when CNTR0 input is selected for the timer 1 count source.

3: When setting the port, W63-W62 are not used.

#### (4) Serial I/O control register J1

Table 2.1.4 shows the serial I/O control register J1. Set the contents of this register through register A with the **TJ1A** instruction. The contents of register J1 is transferred to register A with the **TAJ1** instruction.

| Table 2.1.4 Serial I/O control register J | Table | 2.1.4 | Serial | I/O | control | register | J1 |
|-------------------------------------------|-------|-------|--------|-----|---------|----------|----|
|-------------------------------------------|-------|-------|--------|-----|---------|----------|----|

| Se          | Serial I/O control register J1                 |     |             | t : 00002 at power down : state retained                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | R/W  |  |
|-------------|------------------------------------------------|-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|
|             |                                                | J13 | J12         | Synchronous clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |  |
| J13         |                                                | 0   | 0           | Instruction clock (INSTCK) divided by 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |  |
|             | Serial I/O synchronous clock<br>selection bits | 0   | 1           | nstruction clock (INSTCK) divided by 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |  |
| J12         |                                                | 1   | 0           | Instruction clock (INSTCK) divided by 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |  |
|             |                                                |     | 1           | External clock (SCK input)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |  |
|             |                                                |     | <b>J1</b> 0 | Port function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |  |
| <b>J1</b> 1 | Serial I/O port function selection             | 0   | 0           | D6, D5, D4 selected/SCK, SOUT, SIN not select                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | cted |  |
|             | bits                                           | 0   | 1           | SCK, SOUT, D4 selected/D6, D5, SIN not selected/D6, SIN not selected/D6, SIN not selected/D6, SIN not selected/SIN not sele | cted |  |
| <b>J1</b> 0 |                                                |     | 0           | SCK, D5, SIN selected/D6, SOUT, D4 not selected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |  |
|             |                                                | 1   | 1           | SCK, SOUT, SIN selected/D6, D5, D4 not selected/D6, D4 not selecte | cted |  |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: When setting the port, J13–J12 are not used.



#### (5) A/D control register Q2

Table 2.1.5 shows the A/D control register Q2. Set the contents of this register through register A with the **TQ2A** instruction. The contents of register Q2 is transferred to register A with the **TAQ2** instruction.

|     | AD control register Q2                  | at reset : 00002 |      | at power down : state retained | R/W |
|-----|-----------------------------------------|------------------|------|--------------------------------|-----|
| Q23 |                                         |                  | P23  |                                |     |
| QZ3 | Q23 P23/AIN3 pin function selection bit | 1                | Аімз |                                |     |
| Q22 | P22/AIN2 pin function selection bit     | 0                | P22  |                                |     |
| QZZ |                                         | 1                | AIN2 |                                |     |
| Q21 | P24/And pip function coloction hit      | 0                | P21  |                                |     |
| QZ1 | P21/AIN1 pin function selection bit     | 1                | AIN1 |                                |     |
| Q20 | R20/Alva pip function coloction bit     | 0                | P20  |                                |     |
| Q20 | P20/AIN0 pin function selection bit     | 1                | AINO |                                |     |

#### Table 2.1.5 A/D control register Q2

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: In order to select AIN3-AIN0, set register Q1 after setting register Q2.

#### (6) A/D control register Q3

Table 2.1.6 shows the A/D control register Q3. Set the contents of this register through register A with the **TQ3A** instruction. The contents of register Q3 is transferred to register A with the **TAQ3** instruction.

#### Table 2.1.6 A/D control register Q3

|     | AD control register Q3                  | at reset : 00002 |      | at power down : state retained | R/W |
|-----|-----------------------------------------|------------------|------|--------------------------------|-----|
| 032 | Q33 P33/AIN7 pin function selection bit | 0                | P33  |                                |     |
| Q33 |                                         | 1                | AIN7 |                                |     |
| 020 | Q32 P32/AIN6 pin function selection bit | 0                | P32  |                                |     |
| Q32 |                                         | 1                | AIN6 |                                |     |
| Q31 | D24/Awg nin function coloction hit      | 0                | P31  |                                |     |
| QSI | P31/AIN5 pin function selection bit     | 1                | AIN5 |                                |     |
| Q30 | P30/AIN4 pin function selection bit     | 0                | P30  |                                |     |
| Q30 |                                         | 1                | AIN4 |                                |     |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

**2:** In order to select AIN7–AIN4, set register Q1 after setting regsiter Q3.



# (7) Pull-up control register PU0

Table 2.1.7 shows the pull-up control register PU0. Set the contents of this register through register A with the **TPU0A** instruction. The contents of register PU0 is transferred to register A with the **TAPU0** instruction.

| Table 2.1.7 Pull-up | control register PU0 |
|---------------------|----------------------|
|---------------------|----------------------|

| Pull-up control register PU0 |                                | at res | et:00002                 | at power down : state retained | R/W |  |  |
|------------------------------|--------------------------------|--------|--------------------------|--------------------------------|-----|--|--|
| PU03                         | Port P03                       | 0      | 0 Pull-up transistor OFF |                                |     |  |  |
| P003                         | pull-up transistor control bit | 1      | Pull-up trar             | sistor ON                      |     |  |  |
| PU02                         | Port P02                       | 0      | Pull-up transistor OFF   |                                |     |  |  |
| P002                         | pull-up transistor control bit | 1      | Pull-up transistor ON    |                                |     |  |  |
| PU01                         | Port P01                       | 0      | Pull-up trar             | sistor OFF                     |     |  |  |
| FUUT                         | pull-up transistor control bit | 1      | Pull-up transistor ON    |                                |     |  |  |
| PU00                         | Port P00                       | 0      | Pull-up trar             | sistor OFF                     |     |  |  |
| F000                         | pull-up transistor control bit | 1      | Pull-up transistor ON    |                                |     |  |  |

Note: "R" represents read enabled, and "W" represents write enabled.

#### (8) Pull-up control register PU1

Table 2.1.8 shows the pull-up control register PU1. Set the contents of this register through register A with the **TPU1A** instruction. The contents of register PU1 is transferred to register A with the **TAPU1** instruction.

#### Table 2.1.8 Pull-up control register PU1

| P    | ull-up control register PU1         | at res | et:00002               | at power down : state retained | R/W |  |
|------|-------------------------------------|--------|------------------------|--------------------------------|-----|--|
| PU13 | Port P13                            | 0      | Pull-up tran           | sistor OFF                     |     |  |
| FUI3 | pull-up transistor control bit      | 1      | Pull-up tran           |                                |     |  |
|      | Port P12                            | 0      | Pull-up transistor OFF |                                |     |  |
| PUI2 | PU12 pull-up transistor control bit | 1      | Pull-up transistor ON  |                                |     |  |
| PU11 | Port P11                            | 0      | Pull-up tran           | sistor OFF                     |     |  |
| PUI  | pull-up transistor control bit      | 1      | Pull-up transistor ON  |                                |     |  |
|      | Port P10                            | 0      | Pull-up tran           | sistor OFF                     |     |  |
| PU10 | pull-up transistor control bit      | 1      | Pull-up tran           | sistor ON                      |     |  |

Note: "R" represents read enabled, and "W" represents write enabled.



2.1 I/O pins

#### (9) Port output structure control register FR0

Table 2.1.9 shows the port output structure control register FR0. Set the contents of this register through register A with the **TFR0A** instruction.

#### Table 2.1.9 Port output structure control register FR0

| Port out | put structure control register FR0 | at reset : 00002 |                               | at power down : state retained | W |  |
|----------|------------------------------------|------------------|-------------------------------|--------------------------------|---|--|
| FR03     | Ports P12, P13                     | 0                | 0 N-channel open-drain output |                                |   |  |
| FR03     | output structure selection bit     | 1                | 1 CMOS output                 |                                |   |  |
| FR02     | Ports P10, P11                     | 0                | N-channel open-drain output   |                                |   |  |
| FRU2     | R02 output structure selection bit |                  | CMOS output                   |                                |   |  |
| FR01     | Ports P02, P03                     | 0                | N-channel open-drain output   |                                |   |  |
| FNUI     | output structure selection bit     | 1                | CMOS output                   |                                |   |  |
| FR00     | Ports P01, P00                     | 0                | N-channel open-drain output   |                                |   |  |
| 1100     | output structure selection bit     | 1                | CMOS output                   |                                |   |  |

Note: "W" represents write enabled.

#### (10) Port output structure control register FR1

Table 2.1.10 shows the port output structure control register FR1. Set the contents of this register through register A with the **TFR1A** instruction.

#### Table 2.1.10 Port output structure control register FR1

| Port output structure control register FR1 |                                | at reset : 00002       |                               | at power down : state retained | W |  |
|--------------------------------------------|--------------------------------|------------------------|-------------------------------|--------------------------------|---|--|
| FR13                                       | Port D3                        | 0                      | 0 N-channel open-drain output |                                |   |  |
| FK13                                       | output structure selection bit | ucture selection bit 1 |                               | CMOS output                    |   |  |
| FR12                                       | Port D2                        | 0                      | N-channel open-drain output   |                                |   |  |
| FK12                                       | output structure selection bit | 1                      | CMOS output                   |                                |   |  |
| FR11                                       | Port D1                        | 0                      | N-channel open-drain output   |                                |   |  |
|                                            | output structure selection bit | 1                      | CMOS output                   |                                |   |  |
| FR10                                       | Port Do                        | 0                      | N-channel                     | open-drain output              |   |  |
| FKIU                                       | output structure selection bit | 1                      | CMOS output                   |                                |   |  |

Note: "W" represents write enabled.



#### 2.1 I/O pins

#### (11) Port output structure control register FR2

Table 2.1.11 shows the port output structure control register FR2. Set the contents of this register through register A with the **TFR2A** instruction.

#### Table 2.1.11 Port output structure control register FR2

| Port output structure control register FR2 |                                | at reset : 00002 |                               | at power down : state retained | W |  |
|--------------------------------------------|--------------------------------|------------------|-------------------------------|--------------------------------|---|--|
| FR23                                       | Port D7/CNTR0                  | 0                | 0 N-channel open-drain output |                                |   |  |
| FRZ3                                       | output structure selection bit | 1 CMOS output    |                               | put                            |   |  |
| FR22                                       | Port D6/SCк                    | 0                | N-channel open-drain output   |                                |   |  |
| FRZ2                                       | output structure selection bit | 1                | CMOS output                   |                                |   |  |
| FR21                                       | Port D5/SOUT                   | 0                | N-channel open-drain output   |                                |   |  |
| FRZ1                                       | output structure selection bit | 1                | CMOS output                   |                                |   |  |
| FR20                                       | Port D4/SIN                    | 0                | N-channel                     | open-drain output              |   |  |
| FR20                                       | output structure selection bit | 1                | CMOS outp                     | CMOS output                    |   |  |

Note: "W" represents write enabled.

# (12) Port output structure control register FR3

Table 2.1.12 shows the port output structure control register FR3. Set the contents of this register through register A with the **TFR3A** instruction.

#### Table 2.1.12 Port output structure control register FR3

| Port output structure control register FR3 |                                | at reset : 00002 |                             | at power down : state retained | W |  |
|--------------------------------------------|--------------------------------|------------------|-----------------------------|--------------------------------|---|--|
| FR33                                       | Port P43                       | 0                | N-channel open-drain output |                                |   |  |
|                                            | output structure selection bit | 1                | CMOS output                 |                                |   |  |
| FR32                                       | Port P42                       | 0                | N-channel open-drain output |                                |   |  |
|                                            | output structure selection bit | 1                | CMOS output                 |                                |   |  |
| FR31                                       | Port P41                       | 0                | N-channel open-drain output |                                |   |  |
|                                            | output structure selection bit | 1                | CMOS output                 |                                |   |  |
| FR30                                       | Port P40                       | 0                | N-channel open-drain output |                                |   |  |
|                                            | output structure selection bit | 1                | CMOS outp                   | out                            |   |  |

Note: "W" represents write enabled.



#### (13) Key-on wakeup control register K0

Table 2.1.13 shows the key-on wakeup control register K0. Set the contents of this register through register A with the **TK0A** instruction. The contents of register K0 is transferred to register A with the **TAK0** instruction.

| Key-on wakeup control register K0 |                           | at reset : 00002 |                        | at power down : state retained | R/W |  |  |
|-----------------------------------|---------------------------|------------------|------------------------|--------------------------------|-----|--|--|
|                                   | Port P03                  | 0                | Key-on wakeup not used |                                |     |  |  |
| K03                               | key-on wakeup control bit | 1                | Key-on wakeup used     |                                |     |  |  |
| K02                               | Port P02                  | 0                | Key-on wakeup not used |                                |     |  |  |
|                                   | key-on wakeup control bit | 1                | Key-on wakeup used     |                                |     |  |  |
|                                   | Port P01                  | 0                | Key-on wakeup not used |                                |     |  |  |
| K01                               | key-on wakeup control bit | 1                | Key-on wakeup used     |                                |     |  |  |
| K00                               | Port P00                  | 0                | Key-on wakeup not used |                                |     |  |  |
|                                   | key-on wakeup control bit | 1                | Key-on wak             | keup used                      |     |  |  |

#### Table 2.1.13 Key-on wakeup control register K0

Note: "R" represents read enabled, and "W" represents write enabled.

#### (14) Key-on wakeup control register K1

Table 2.1.14 shows the key-on wakeup control register K1. Set the contents of this register through register A with the **TK1A** instruction. The contents of register K1 is transferred to register A with the **TAK1** instruction.

| Key-on wakeup control register K1 |                           | at reset : 00002 |                        | at power down : state retained | R/W |  |  |
|-----------------------------------|---------------------------|------------------|------------------------|--------------------------------|-----|--|--|
| K13                               | Port P13                  | 0                | Key-on wakeup not used |                                |     |  |  |
|                                   | key-on wakeup control bit | 1                | Key-on wakeup used     |                                |     |  |  |
| K12                               | Port P12                  | 0                | Key-on wakeup not used |                                |     |  |  |
| K12                               | key-on wakeup control bit | 1                | Key-on wakeup used     |                                |     |  |  |
| K11                               | Port P11                  | 0                | Key-on wakeup not used |                                |     |  |  |
| K I I                             | key-on wakeup control bit | 1                | Key-on wakeup used     |                                |     |  |  |
| K10                               | Port P10                  | 0                | Key-on wakeup not used |                                |     |  |  |
|                                   | key-on wakeup control bit | 1                | Key-on wak             | keup used                      |     |  |  |

Note: "R" represents read enabled, and "W" represents write enabled.



# (15) Key-on wakeup control register K2

Table 2.1.15 shows the key-on wakeup control register K2. Set the contents of this register through register A with the **TK2A** instruction. The contents of register K2 is transferred to register A with the **TAK2** instruction.

Table 2.1.15 Key-on wakeup control register K2

| Key-on wakeup control register K2 |                                | at reset : 00002 |                       | at power down : state retained | R/W |  |  |
|-----------------------------------|--------------------------------|------------------|-----------------------|--------------------------------|-----|--|--|
| K23                               | INT1 pin return condition      | 0                | Return by level       |                                |     |  |  |
| NZ3                               | selection bit                  | 1                | Return by edge        |                                |     |  |  |
| K22                               | INT1 pin key-on wakeup control | 0                | Key-on wakeup invalid |                                |     |  |  |
|                                   | bit                            | 1                | Key-on wakeup valid   |                                |     |  |  |
| K21                               | INTO pin return condition      | 0                | Returned by level     |                                |     |  |  |
| <b>K</b> 21                       | selection bit                  | 1                | Returned by edge      |                                |     |  |  |
| K20                               | INT0 pin key-on wakeup control | 0                | Key-on wakeup invalid |                                |     |  |  |
|                                   | bit                            | 1                | Key-on wak            | ceup valid                     |     |  |  |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: When setting the port, K22 and K23 are not used.



#### 2.1.3 Port application examples

#### (1) Key input by key scan

Key matrix can be set up by connecting keys externally because port D output structure is an N-channel open-drain and port P0 has the pull-up resistor.

**Outline:** The connecting required external part is just keys. **Specifications:** Port D is used to output "L" level and port P0 is used to input 16 keys.

Figure 2.1.1 shows the key input and Figure 2.1.2 shows the key input timing.



Fig. 2.1.1 Key input by key scan





# 2.1.4 Notes on use

#### (1) Note when ports P0, P1, P4 and D0-D7 are used as an input port

In the following conditions, the pin state of port P0, P1, P4 or D0–D7 is transferred as input data to register A when the corresponding input instruction is executed.

Set bit i (i=0, 1, 2 or 3) of register FR0, FR1, FR2 or FR3 to "0" according to the port to be used.
Set the output latch of the specified port to "1" with the corresponding output instruction.

If bit i of FR0, FR1, FR2 or FR3 is "0" and the output latch is set to "0," "0" is output to specified port.

If bit i of FR0, FR1, FR2 or FR3 is "1", the output latch value is output to specified port.

#### (2) Note when ports P2 and P3 are used as an input port

In the following condition, the pin state of port P2 or P3 is transferred as input data to register A when the **IAP2** or **IAP3** instruction is executed.

• Set the output latch of specified port P2i or P3i (i=0, 1, 2 or 3) to "1" with the **OP2A** or **OP3A** instruction.

If the output latch is "0", "0" is output to specified port P2 or P3.

#### (3) Noise and latch-up prevention

Connect an approximate 0.1  $\mu$ F bypass capacitor directly to the Vss line and the VDD line with the thickest possible wire at the shortest distance, and equalize its wiring in width and length. The CNVss pin is also used as the VPP pin (programming voltage = 12.5 V) at the One Time PROM

version. Connect the CNVss/VPP pin to Vss through an approximate 5 k $\Omega$  resistor which is connected to the CNVss/VPP pin at the shortest distance.

#### (4) Multifunction

- Be careful that the output of ports D8 and D9 can be used even when INT0 and INT1 pins are selected.
- Be careful that the input of ports D4–D6 can be used even when SIN, SOUT and SCK pins are selected.
- Be careful that the input/output of port D7 can be used even when input of CNTR0 pin is selected.
- Be careful that the input of port D7 can be used even when output of CNTR0 pin is selected.
- Be careful that the "H" output of port C can be used even when output of CNTR1 pin is selected.

#### (5) Connection of unused pins

Table 2.1.16 shows the connections of unused pins.

#### (6) SD, RD, SZD instructions

When the **SD** and **RD** instructions are used, do not set "10102" or more to register Y. When the **SZD** instructions is used, do not set "10002" or more to register Y.

# (7) Port D8/INT0 pin

When the power down mode is used by clearing the bit 3 of register 11 to "0" and setting the input of INT0 pin to be disabled, be careful about the following note.

• When the input of INT0 pin is disabled (register I13 = "0"), clear bit 0 of register K2 to "0" to invalidate the key-on wakeup before system goes into the power down mode.

#### (8) Port D9/INT1 pin

When the power down mode is used by clearing the bit 3 of register I2 to "0" and setting the input of INT1 pin to be disabled, be careful about the following note.

• When the input of INT1 pin is disabled (register I23 = "0"), clear bit 2 of register K2 to "0" to invalidate the key-on wakeup before system goes into the power down mode.

#### Table 2.1.16 Connections of unused pins

| Pin        | Connection      | Usage condition                                                                 |       |            |
|------------|-----------------|---------------------------------------------------------------------------------|-------|------------|
| XIN        | Connect to Vss. | Internal oscillator is selected (CMCK and CRCK instructions are not executed.)  | (Note | 1)         |
|            |                 | Sub-clock input is selected for system clock (MR0=1).                           | (Note | 2)         |
| Xout       | Open.           | Internal oscillator is selected (CMCK and CRCK instructions are not executed.)  | (Note | 1)         |
|            |                 | RC oscillator is selected (CRCK instruction is executed)                        |       |            |
|            |                 | External clock input is selected for main clock (CMCK instruction is executed). | (Note | 3)         |
|            |                 | Sub-clock input is selected for system clock (MR0=1).                           | (Note | 2)         |
| XCIN       | Connect to Vss. | Sub-clock is not used.                                                          |       |            |
| Хсоит      | Open.           | Sub-clock is not used.                                                          |       |            |
| D0-D3      | Open.           |                                                                                 |       |            |
|            | Connect to Vss. | N-channel open-drain is selected for the output structure.                      | (Note | 4)         |
| D4/SIN     | Open.           | SIN pin is not selected.                                                        |       |            |
|            | Connect to Vss. | N-channel open-drain is selected for the output structure.                      |       |            |
| D5/SOUT    | Open.           |                                                                                 |       |            |
|            | Connect to Vss. | N-channel open-drain is selected for the output structure.                      |       |            |
| D6/SCK     | Open.           | SCK pin is not selected.                                                        |       |            |
|            | Connect to Vss. | N-channel open-drain is selected for the output structure.                      |       |            |
| D7/CNTR0   | Open.           | CNTR0 input is not selected for timer 1 count source.                           |       |            |
|            | Connect to Vss. | N-channel open-drain is selected for the output structure.                      |       |            |
| D8/INT0    | Open.           | "0" is set to output latch.                                                     |       |            |
|            | Connect to Vss. | · · · · · · · · · · · · · · · · · · ·                                           |       |            |
| D9/INT1    | Open.           | "0" is set to output latch.                                                     |       |            |
|            | Connect to Vss. |                                                                                 |       |            |
| C/CNTR1    | Open.           | CNTR1 input is not selected for timer 3 count source.                           |       |            |
| P00-P03    | Open.           | The key-on wakeup function is not selected.                                     | (Note | <b>4</b> ) |
|            | Connect to Vss. | N-channel open-drain is selected for the output structure.                      | (Note | 5)         |
|            |                 | The pull-up function is not selected.                                           | (Note | 4)         |
|            |                 | The key-on wakeup function is not selected.                                     | (Note | 4)         |
| P10–P13    | Open.           | The key-on wakeup function is not selected.                                     | (Note | 4)         |
|            | Connect to Vss. | N-channel open-drain is selected for the output structure.                      | (Note | 5)         |
|            |                 | The pull-up function is not selected.                                           | (Note | 4)         |
|            |                 | The key-on wakeup function is not selected.                                     | (Note | <b>4</b> ) |
| P20/AIN0-  | Open.           |                                                                                 |       |            |
| P23/AIN3   | Connect to Vss. |                                                                                 |       |            |
| P30/AIN4-  | Open.           |                                                                                 |       |            |
| P33/AIN7   | Connect to Vss. |                                                                                 |       |            |
| P40–P43    | Open.           |                                                                                 |       |            |
|            | Connect to Vss. | N-channel open-drain is selected for the output structure.                      | (Note | <b>4</b> ) |
| COM0-COM3  | Open.           |                                                                                 |       |            |
| VLC3/SEG0  | Open.           | SEG <sub>0</sub> pin is selected.                                               |       |            |
| VLC2/SEG1  | Open.           | SEG1 pin is selected.                                                           |       |            |
| VLC1/SEG2  | Open.           | SEG2 pin is selected.                                                           |       |            |
| SEG3-SEG19 | Open.           |                                                                                 |       |            |

**Notes 1:** When the CMCK and CRCK instructions are not executed, the internal oscillation (on-chip oscillator) is selected for main clock.

- 2: When sub-clock (XCIN) input is selected (MR0 = 1) for the system clock by setting "1" to bit 1 (MR1) of clock control register MR, main clock is stopped.
- **3:** Select the ceramic resonance by executing the CMCK instruction to use the external clock input for the main clock.
- **4:** Be sure to select the output structure of ports D0–D3 and P40–P43 and the pull-up function and key-on wakeup function of P00–P03 and P10–P13 with every one port. Set the corresponding bits of registers for each port.
- **5**: Be sure to select the output structure of ports P00–P03 and P10–P13 with every two ports. If only one of the two pins is used, leave another one open.

(Note when connecting unused pins to Vss or VDD)

• Connect the unused pins to Vss or VDD using the thickest wire at the shortest distance against noise.

# 2.2 Interrupts

The 4524 Group has eight interrupt sources : external (INT0, INT1), timer 1, timer 2, timer 3, timer 5, A/ D and timer 4 or serial I/O.

This section describes individual types of interrupts, related registers, application examples using interrupts and notes.

#### 2.2.1 Interrupt functions

#### (1) External 0 interrupt (INT0)

The interrupt request occurs by the change of input level of INT0 pin.

The interrupt valid waveform can be selected by the bits 1 and 2, and the INT0 pin input is controlled by the bit 3 of the interrupt control register I1.

#### ■ External 0 interrupt INT0 processing

• When the interrupt is used

The interrupt occurrence is enabled when the bit 0 of the interrupt control register V1 and the interrupt enable flag INTE are set to "1." When the external 0 interrupt occurs, the interrupt processing is executed from address 0 in page 1.

 When the interrupt is not used The interrupt is disabled and the SNZ0 instruction is valid when the bit 0 of register V1 is set to "0."

#### (2) External 1 interrupt (INT1)

The interrupt request occurs by the change of input level of INT1 pin. The interrupt valid waveform can be selected by the bits 1 and 2, and the INT1 pin input is controlled by the bit 3 of the interrupt control register I2.

#### ■ External 1 interrupt INT1 processing

• When the interrupt is used

The interrupt occurrence is enabled when the bit 1 of the interrupt control register V1 and the interrupt enable flag INTE are set to "1." When the external 1 interrupt occurs, the interrupt processing is executed from address 2 in page 1.

 When the interrupt is not used The interrupt is disabled and the SNZ1 instruction is valid when the bit 1 of register V1 is set to "0."

#### (3) Timer 1 interrupt

The interrupt request occurs by the timer 1 underflow.

#### ■ Timer 1 interrupt processing

• When the interrupt is used The interrupt occurrence is enabled when the bit 2 of the interrupt control register V1 and the interrupt enable flag INTE are set to "1." When the timer 1 interrupt occurs, the interrupt processing is executed from address 4 in page 1.

#### • When the interrupt is not used

The interrupt is disabled and the **SNZT1** instruction is valid when the bit 2 of register V1 is set to "0."

#### (4) Timer 2 interrupt

The interrupt request occurs by the timer 2 underflow.

#### ■ Timer 2 interrupt processing

- When the interrupt is used The interrupt occurrence is enabled when the bit 3 of the interrupt control register V1 and the interrupt enable flag INTE are set to "1." When the timer 2 interrupt occurs, the interrupt processing is executed from address 6 in page 1.
- When the interrupt is not used The interrupt is disabled and the SNZT2 instruction is valid when the bit 3 of register V1 is set to "0."

#### (5) Timer 3 interrupt

The interrupt request occurs by the timer 3 underflow.

#### ■ Timer 3 interrupt processing

- When the interrupt is used The interrupt occurrence is enabled when the bit 0 of the interrupt control register V2 and the interrupt enable flag INTE are set to "1." When the timer 3 interrupt occurs, the interrupt processing is executed from address 8 in page 1.
- When the interrupt is not used
   The interrupt is disabled and the SNZT3 instruction is valid when the bit 0 of register V2 is set to "0."

### (6) Timer 5 interrupt

The interrupt request occurs by the timer 5 underflow.

### ■ Timer 5 interrupt processing

- When the interrupt is used The interrupt occurrence is enabled when the bit 1 of the interrupt control register V2 and the interrupt enable flag INTE are set to "1." When the timer 5 interrupt occurs, the interrupt processing is executed from address A in page 1.
- When the interrupt is not used The interrupt is disabled and the SNZT5 instruction is valid when the bit 1 of register V2 is set to "0."



#### (7) A/D interrupt

The interrupt request occurs by the completion of A/D conversion.

#### ■ A/D interrupt processing

• When the interrupt is used

The interrupt occurrence is enabled when the bit 2 of the interrupt control register V2 and the interrupt enable flag INTE are set to "1." When the A/D interrupt occurs, the interrupt processing is executed from address C in page 1.

When the interrupt is not used
 The interrupt is disabled and the SNZAD instruction is valid when the bit 2 of register V2 is set to "0."

#### (8) Timer 4 interrupt

The interrupt request occurs by the timer 4 underflow.

#### ■ Timer 4 interrupt processing

- When the interrupt is used The interrupt occurrence is enabled when the bit 3 of the interrupt control register V2 and the interrupt enable flag INTE are set to "1." When the timer 4 interrupt occurs, the interrupt processing is executed from address E in page 1.
- When the interrupt is not used The interrupt is disabled and the **SNZT4** instruction is valid when the bit 3 of register V2 is set to "0."

### (9) Serial I/O interrupt

The interrupt request occurs by the completion of serial I/O transmit/receive. However, set the timer 4, serial I/O interrupt source selection bit (I30) to "1."

■ Serial I/O interrupt processing

#### • When the interrupt is used

The interrupt occurrence is enabled when the bit 3 of the interrupt control register V2 and the interrupt enable flag INTE are set to "1." When the serial I/O interrupt occurs, the interrupt processing is executed from address E in page 1.

• When the interrupt is not used The interrupt is disabled and the SNZSI instruction is valid when the bit 3 of register V2 is set to "0."



# 2.2.2 Related registers

### (1) Interrupt enable flag (INTE)

The interrupt enable flag (INTE) controls whether the every interrupt enable/disable.

Interrupts are enabled when INTE flag is set to "1" with the **EI** instruction and disabled when INTE flag is cleared to "0" with the **DI** instruction.

When any interrupt occurs while the INTE flag is "1", the INTE flag is automatically cleared to "0," so that other interrupts are disabled until the **EI** instruction is executed.

**Note:** The interrupt enabled with the **EI** instruction is performed after the **EI** instruction and one more instruction.

### (2) Interrupt request flag

The activated condition for each interrupt is examined. Each interrupt request flag is set to "1" when the activated condition is satisfied, even if the interrupt is disabled by the INTE flag or its interrupt enable bit.

Each interrupt request flag is cleared to "0" when either;

•an interrupt occurs, or

•the next instruction is skipped with a skip instruction.

# (3) Interrupt control register V1

Table 2.2.1 shows the interrupt control register V1.

Set the contents of this register through register A with the TV1A instruction.

In addition, the TAV1 instruction can be used to transfer the contents of register V1 to register A.

| Ir            | Interrupt control register V1    |   | et: 00002     | at power down : 00002                | R/W      |
|---------------|----------------------------------|---|---------------|--------------------------------------|----------|
| V13           |                                  |   | Interrupt dis | sabled (SNZT2 instruction is valid)  |          |
| V 13          | V13 Timer 2 interrupt enable bit | 1 | Interrupt en  | abled (SNZT2 instruction is invalid) | (Note 2) |
| \/10          | V12 Timer 1 interrupt enable bit | 0 | Interrupt dis | sabled (SNZT1 instruction is valid)  |          |
| V 12          |                                  | 1 | Interrupt en  | abled (SNZT1 instruction is invalid) | (Note 2) |
| \/ <b>/</b> / | Esternel 4 interrupt enchie hit  | 0 | Interrupt dis | sabled (SNZ1 instruction is valid)   |          |
| V11           | External 1 interrupt enable bit  | 1 | Interrupt en  | abled (SNZ1 instruction is invalid)  | (Note 2) |
| V10           | External 0 interrupt enable bit  | 0 | Interrupt dis | sabled (SNZ0 instruction is valid)   |          |
| V 10          |                                  | 1 | Interrupt en  | abled (SNZ0 instruction is invalid)  | (Note 2) |

# Table 2.2.1 Interrupt control register V1

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: These instructions are equivalent to the NOP instruction.



# (4) Interrupt control register V2

Table 2.2.2 shows the interrupt control register V2. Set the contents of this register through register A with the **TV2A** instruction. In addition, the **TAV2** instruction can be used to transfer the contents of register V2 to register A.

| Ir    | Interrupt control register V2 |   | et:00002                                                  | at power               | down : 00002            | R/W      |
|-------|-------------------------------|---|-----------------------------------------------------------|------------------------|-------------------------|----------|
| V23   | Timer 4, serial I/O interrupt | 0 | Interrupt dis                                             | sabled (SNZT4,         | SNZSI instruction is    | s valid) |
| VZ3   | enable bit (Note 2)           | 1 | Interrupt enabled (SNZT4, SNZSI instruction is invalid) ( |                        |                         |          |
| V22   | A/D interrupt enable bit      | 0 | Interrupt dis                                             | sabled (SNZAD          | instruction is valid)   |          |
| V Z Z | A/D interrupt enable bit      | 1 | Interrupt en                                              | abled (SNZAD           | instruction is invalid) | (Note 3) |
| V21   |                               |   | Interrupt dis                                             | sabled (SNZT5          | instruction is valid)   |          |
| VZ1   | Timer 5 interrupt enable bit  | 1 | Interrupt en                                              | abled ( <b>SNZT5</b> i | instruction is invalid) | (Note 3) |
| V20   | Timer 3 interrupt enable bit  | 0 | Interrupt dis                                             | sabled (SNZT3          | instruction is valid)   |          |
| V20   |                               | 1 | Interrupt en                                              | abled ( <b>SNZT3</b> i | instruction is invalid) | (Note 3) |

#### Table 2.2.2 Interrupt control register V2

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: Select the timer 4 interrupt or serial I/O interrupt by the timer 4, serial I/O interrupt source selection bit (I30).

3: These instructions are equivalent to the NOP instruction.

#### (5) Interrupt control register I1

Table 2.2.3 shows the interrupt control register I1. Set the contents of this register through register A with the **TI1A** instruction. In addition, the **TAI1** instruction can be used to transfer the contents of register I1 to register A.

### Table 2.2.3 Interrupt control register I1

| I       | Interrupt control register I1                                                   |   | et:00002                                                 | at power down : state retained        | R/W       |
|---------|---------------------------------------------------------------------------------|---|----------------------------------------------------------|---------------------------------------|-----------|
| l13     | INTO his input control bit (Note 2)                                             | 0 | INT0 pin in                                              | put disabled                          |           |
| 113     | INT0 pin input control bit (Note 2)                                             | 1 | INT0 pin in                                              | put enabled                           |           |
|         | Interrupt valid waveform for INTO                                               | 0 | Falling wav                                              | eform /"L" level ("L" level is recogn | ized with |
| 110     | Interrupt valid waveform for INT0<br>pin/return level selection bit<br>(Note 2) | 0 | the SNZIO                                                | instruction)                          |           |
| 112     |                                                                                 | 1 | Rising waveform /"H" level ("H" level is recognized with |                                       |           |
|         |                                                                                 |   | the SNZIO                                                | instruction)                          |           |
| <br> 11 | INT0 pin edge detection circuit                                                 | 0 | One-sided                                                | edge detected                         |           |
| 111     | control bit                                                                     | 1 | Both edges                                               | detected                              |           |
| l10     | INT0 pin Timer 1 count start                                                    | 0 | Timer 1 co                                               | unt start synchronous circuit not se  | lected    |
| 110     | synchronous circuit selection bit                                               | 1 | Timer 1 count start synchronous circuit selecte          |                                       |           |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: When the contents of I12 and I13 are changed, the external interrupt request flag EXF0 may be set. Accordingly, clear EXF0 flag with the **SNZ0** instruction when the bit 0 (V10) of register V1 to "0". In this time, set the **NOP** instruction after the **SNZ0** instruction, for the case when a skip is performed with the **SNZ0** instruction.



### (6) Interrupt control register I2

Table 2.2.4 shows the interrupt control register I2. Set the contents of this register through register A with the **TI2A** instruction. In addition, the **TAI2** instruction can be used to transfer the contents of register I2 to register A.

| I   | Interrupt control register I2            |   | et:00002                                                  | at power down : state retained       | R/W       |  |  |  |
|-----|------------------------------------------|---|-----------------------------------------------------------|--------------------------------------|-----------|--|--|--|
| 123 | 120 INITA nin innut control hit (Note 2) | 0 | INT1 pin in                                               | INT1 pin input disabled              |           |  |  |  |
| 123 | INT1 pin input control bit (Note 2)      | 1 | INT1 pin in                                               | put enabled                          |           |  |  |  |
|     | Interrupt valid waveform for INT1        | 0 | Falling waveform /"L" level ("L" level is recognized with |                                      | ized with |  |  |  |
| 122 | pin/return level selection bit           | 0 | the SNZI1 instruction)                                    |                                      |           |  |  |  |
| 122 | (Note 2)                                 | 1 | Rising waveform /"H" level ("H" level is recognized with  |                                      |           |  |  |  |
|     |                                          |   | the SNZI1 i                                               | instruction)                         |           |  |  |  |
| I21 | INT1 pin edge detection circuit          | 0 | One-sided                                                 | edge detected                        |           |  |  |  |
| 121 | control bit                              | 1 | Both edges detected                                       |                                      |           |  |  |  |
| 120 | INT1 pin Timer 3 count start             | 0 | Timer 3 cou                                               | unt start synchronous circuit not se | lected    |  |  |  |
| 120 | synchronous circuit selection bit        | 1 | Timer 3 count start synchronous circuit selected          |                                      |           |  |  |  |

#### Table 2.2.4 Interrupt control register I2

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: When the contents of I22 and I23 are changed, the external interrupt request flag EXF1 may be set. Accordingly, clear EXF1 flag with the SNZ1 instruction when the bit 1 (V11) of register V1 to "0". In this time, set the NOP instruction after the SNZ1 instruction, for the case when a skip is performed with the SNZ1 instruction.

### (7) Interrupt control register I3

Table 2.2.5 shows the interrupt control register I3.

Set the contents of this register through register A with the TI3A instruction.

In addition, the TAI3 instruction can be used to transfer the contents of register I3 to register A.

# Table 2.2.5 Interrupt control register I3

| Interrupt control register I3 at res |                               | eset:02 | at power down : state retained                        | R/W |  |
|--------------------------------------|-------------------------------|---------|-------------------------------------------------------|-----|--|
| 130                                  | Timer 4, serial I/O interrupt |         | Timer 4 interrupt valid, serial I/O interrupt invalid |     |  |
| 130                                  | source selection bit          | 1       | Serial I/O interrupt valid, timer 4 interrupt invalid |     |  |

Note: "R" represents read enabled, and "W" represents write enabled.



### 2.2.3 Interrupt application examples

### (1) External 0 interrupt

The INTO pin is used for external 0 interrupt, of which valid waveforms can be chosen, which can recognize the change of falling edge ("H" $\rightarrow$ "L"), rising edge ("L" $\rightarrow$ "H") and both edges ("H" $\rightarrow$ "L" or "L" $\rightarrow$ "H").

**Outline:** An external 0 interrupt can be used by dealing with the falling edge ("H" $\rightarrow$ "L"), rising edge ("L" $\rightarrow$ "H") and both edges ("H" $\rightarrow$ "L" or "L" $\rightarrow$ "H") as a trigger.

**Specifications:** An interrupt occurs by the change of an external signals edge ("H" $\rightarrow$ "L" or "L" $\rightarrow$ "H").

Figure 2.2.1 shows an operation example of an external 0 interrupt, and Figure 2.2.2 shows a setting example of an external 0 interrupt.

#### (2) External 1 interrupt

The INT1 pin is used for external 1 interrupt, of which valid waveforms can be chosen, which can recognize the change of falling edge ("H" $\rightarrow$ "L"), rising edge ("L" $\rightarrow$ "H") and both edges ("H" $\rightarrow$ "L" or "L" $\rightarrow$ "H").

**Outline:** An external 1 interrupt can be used by dealing with the falling edge ("H" $\rightarrow$ "L"), rising edge ("L" $\rightarrow$ "H") and both edges ("H" $\rightarrow$ "L" or "L" $\rightarrow$ "H") as a trigger.

**Specifications:** An interrupt occurs by the change of an external signals edge ("H" $\rightarrow$ "L" or "L" $\rightarrow$ "H").

Figure 2.2.3 shows an operation example of an external 1 interrupt, and Figure 2.2.4 shows a setting example of an external 1 interrupt.

#### (3) Timer 1 interrupt

Constant period interrupts by a setting value to timer 1 can be used.

Outline: The constant period interrupts by the timer 1 underflow signal can be used. Specifications: Timer 1 divides the system clock frequency = 2.0 MHz, and the timer 1 interrupt occurs every 0.25 ms.

Figure 2.2.5 shows a setting example of the timer 1 constant period interrupt.

#### (4) Timer 2 interrupt

Constant period interrupts by a setting value to timer 2 can be used.

**Outline:** The constant period interrupts by the timer 2 underflow signal can be used. **Specifications:** Timer 2 and prescaler divide the system clock frequency (= 4.0 MHz), and the timer 2 interrupt occurs every 1 ms.

Figure 2.2.6 shows a setting example of the timer 2 constant period interrupt.



#### (5) Timer 3 interrupt

Constant period interrupts by a setting value to timer 3 can be used.

**Outline:** The constant period interrupts by the timer 3 underflow signal can be used. **Specifications:** Prescaler and timer 3 divide the system clock frequency = 4.0 MHz, and the timer 3 interrupt occurs every 1 ms.

Figure 2.2.7 shows a setting example of the timer 3 constant period interrupt.

#### (6) Timer 4 interrupt

Constant period interrupts by a setting value to timer 4 can be used.

Outline: The constant period interrupts by the timer 4 underflow signal can be used. Specifications: Timer 4 and prescaler divide the system clock frequency (= 4.0 MHz), and the timer 4 interrupt occurs every 50 ms.

Figure 2.2.8 shows a setting example of the timer 4 constant period interrupt.

#### (7) Timer 5 interrupt

Timer 5 is a fixed dividing frequency timer. Constant period interrupts which count source is divided  $2^{13}$ ,  $2^{14}$ ,  $2^{15}$  or  $2^{16}$  can be used.

**Outline:** The constant period interrupts by the timer 5 underflow signal can be used. **Specifications:** Timer 5 divides the sub-clock frequency ((f(XCIN) = 32.768 kHz), and the timer 5 interrupt occurs every 500 ms.

Figure 2.2.9 shows a setting example of the timer 5 constant period interrupt.







| External 0 interrupt is temporarily disabled.<br>Interrupt enable flag INTE | 0                                      | All interrupts disabled [DI]                          |
|-----------------------------------------------------------------------------|----------------------------------------|-------------------------------------------------------|
| Interrupt control register V1                                               | b3 b0 X X 0                            | b0: External 0 interrupt occurrence disabled [TV1A    |
|                                                                             | $\downarrow$                           |                                                       |
| © Set Port                                                                  |                                        |                                                       |
| Port used for external 0 interrupt is set to                                |                                        |                                                       |
| Register Y                                                                  | b3 b0                                  | Specify bit position of port D [TYA]                  |
| Port D8 output latch                                                        | 1                                      | Set to input [SD]                                     |
|                                                                             | $\downarrow$                           |                                                       |
| Set Valid Waveform                                                          |                                        |                                                       |
| Valid waveform of INT0 pin is selected.                                     | b3 b0                                  | [TI1A]                                                |
| Interrupt control register I1                                               | 1 X 1 X                                | b3: INT0 pin input enabled                            |
|                                                                             | I                                      | b1: Both edges detection selected                     |
|                                                                             | $\checkmark$                           |                                                       |
| Execute NOP Instruction                                                     | [NOP]                                  |                                                       |
|                                                                             | <u> </u>                               |                                                       |
| Clear Interrupt Request                                                     | •                                      |                                                       |
| External 0 interrupt activated condition is c                               | leared.                                |                                                       |
| External 0 interrupt request flag EXF0                                      | 0                                      | External 0 interrupt activated condition cleared [SNZ |
|                                                                             | $\downarrow$                           |                                                       |
| Note when the inte                                                          | •                                      | cleared                                               |
| When (5) is executed                                                        | , considering the                      | e skip of the next instruction                        |
| according to the inter<br>insert the <b>NOP</b> instru                      | errupt request fla<br>uction after the | g EXF0,<br>SNZ0 instruction.                          |
| <b>X</b>                                                                    | .1.                                    | /                                                     |
| Enable Interrupts                                                           | ¥                                      |                                                       |
| The External 0 interrupt which is temporari                                 | ly disabled is er                      | nabled.                                               |
| Interrupt control register V1                                               | b3 b0 X X 1                            | b0: External 0 interrupt occurrence enabled [TV1A     |
| Interrupt enable flag INTE                                                  | 1                                      | All interrupts enabled [EI]                           |
|                                                                             | $\downarrow$                           |                                                       |
| External                                                                    | l 0 interrupt                          | enabled state                                         |
|                                                                             |                                        |                                                       |

# Fig. 2.2.2 External 0 interrupt setting example

**Note:** The valid waveforms causing the interrupt must be retained at their level for 4 cycles or more of system clock.







| External 1 interrupt is temporarily disabled                   |                    |                                                       |
|----------------------------------------------------------------|--------------------|-------------------------------------------------------|
| Interrupt enable flag INTE                                     | 0<br>b3 b0         | All interrupts disabled [DI]                          |
| Interrupt control register V1                                  | X X 0 X            | b1: External 1 interrupt occurrence disabled [TV1/    |
|                                                                | $\downarrow$       |                                                       |
| Set Port                                                       |                    |                                                       |
| Port used for external 1 interrupt is set to                   |                    |                                                       |
| Register Y                                                     | b3 b0              | Specify bit position of port D [TYA]                  |
| Port D9 output latch                                           | 1                  | Set to input [ <b>SD</b> ]                            |
|                                                                | $\downarrow$       |                                                       |
| Set Valid Waveform                                             |                    |                                                       |
| Valid waveform of INT1 pin is selected.                        | b3 b0              | [TI2A]                                                |
| Interrupt control register I2                                  | 1 0 0 X            |                                                       |
|                                                                | · · · ·            | b2, b1: One-sided edge detection and                  |
|                                                                |                    | falling waveform selected                             |
|                                                                | $\downarrow$       |                                                       |
| Execute NOP Instruction                                        |                    |                                                       |
|                                                                | [NOP]              |                                                       |
|                                                                | $\downarrow$       |                                                       |
| Clear Interrupt Request                                        |                    |                                                       |
| External 1 interrupt activated condition is                    | cleared.           |                                                       |
| External 1 interrupt request flag EXF1                         | Ο                  | External 1 interrupt activated condition cleared [SNZ |
|                                                                |                    |                                                       |
|                                                                | $\checkmark$       |                                                       |
| Note when the inte                                             | errupt request is  | s cleared                                             |
| When <sup>©</sup> is execute<br>according to the int           | d, considering the | e skip of the next instruction                        |
| insert the NOP inst                                            |                    |                                                       |
| <b>N</b>                                                       | 1                  |                                                       |
|                                                                | *                  |                                                       |
| Enable Interrupts<br>The External 1 interrupt which is tempora | rily disabled is a | appled                                                |
| The External Timenupt which is tempora                         | b3 b0              |                                                       |
| Interrupt control register V1                                  | X X 1 X            | b1: External 1 interrupt occurrence enabled [TV1A     |
| Interrupt enable flag INTE                                     | 1                  | All interrupts enabled [EI]                           |
|                                                                | $\downarrow$       |                                                       |
| Externa                                                        | al 1 interrupt     | enabled state                                         |

# Fig. 2.2.4 External 1 interrupt setting example

**Note:** The valid waveforms causing the interrupt must be retained at their level for 4 cycles or more of system clock.







Fig. 2.2.6 Timer 2 constant period interrupt setting example



| <ol> <li>Disable Interrupts</li> <li>Timer 4 and serial I/O interrupts are temporarily disabled.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Interrupt enable flag INTE 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | All interrupts disabled [DI]                                                                                                                                                                                                |
| Interrupt control register V2 0 X X X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | b3: Timer 4 and serial I/O interrupts occurrence disabled [TV2A]                                                                                                                                                            |
| $\downarrow$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                             |
| ② Stop Timer and Prescaler Operation<br>Timer 4 and prescaler are temporarily stopped.<br>Timer 4 count source is selected.          b3       b0         Timer control register W4       0       0       1         b0       Timer control register PA       0       0       1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | [TW4A]<br>b3: CNTR1 output invalid<br>b2: PWM signal "H" interval expansion function invalid<br>b1: Timer 4 stop<br>b0: Prescaler output (ORCLK) divided by 2 selected<br>for Timer 4 count source<br>Prescaler stop [TPAA] |
| Soloot Timor 4 Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                             |
| ③ Select Timer 4 Interrupt<br>Timer 4 is selected for the interrupt source.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                             |
| Interrupt control register I3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Timer 4 interrupt valid [TI3A]                                                                                                                                                                                              |
| $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                             |
| <ul> <li>④ Set Timer Value and Prescaler Value<br/>Timer 4 and prescaler count times are set. (The formula is<br/>Timer 4 reload register R4L "DD16"<br/>Prescaler reload register RPS "9516"</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | s shown *A below.)<br>Timer count value 221 set [ <b>T4AB</b> ]<br>Prescaler count value 149 set [ <b>TPSAB</b> ]                                                                                                           |
| $\downarrow$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                             |
| <ul> <li>© Clear Interrupt Request</li> <li>Timer 4 interrupt activated condition is cleared.</li> <li>Timer 4 interrupt request flag T4F</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Timer 4 interrupt activated condition cleared [SNZT4]                                                                                                                                                                       |
| ✓ Note when the interrupt request is When ⑤ is executed, considering the according to the interrupt request flat insert the NOP instruction after the Solution after t | e skip of the next instruction og T4F,                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | SN214 Instruction.                                                                                                                                                                                                          |
| Start Timer Operation and Prescaler Operation<br>Timer 4 and prescaler temporarily stopped are restarted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                             |
| Timer control register W4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | b1: Timer 4 operation start [TW4A]                                                                                                                                                                                          |
| Timer control register PA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Prescaler start [TPAA]                                                                                                                                                                                                      |
| $\downarrow$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                             |
| ⑦ Enable Interrupts<br>The Timer 4 interrupt which is temporarily disabled is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | bled.                                                                                                                                                                                                                       |
| Interrupt control register V2 1 X X X<br>Interrupt enable flag INTE 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | b3: Timer 4 interrupt occurrence enabled [TV2A]<br>All interrupts enabled [EI]                                                                                                                                              |
| $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                             |
| Constant period interrup                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | t execution started                                                                                                                                                                                                         |
| *A: The prescaler count value and timer 4 count value to mak                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ke the interrupt occur every 50 ms are set as follows.                                                                                                                                                                      |
| clock count value count<br>"X": it can be "0" or "1." source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1)<br>⊧ count value                                                                                                                                                                                                         |
| "[]": instruction<br>ig. 2.2.8 Timer 4 constant period interrupt setting e                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | xample                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | vanihie                                                                                                                                                                                                                     |



### 2.2.4 Notes on use

(1) Setting of INT0 interrupt valid waveform

Set a value to the bit 2 of register I1, and execute the **SNZ0** instruction to clear the EXF0 flag to "0" after executing at least one instruction.

Depending on the input state of D8/INT0 pin, the external interrupt request flag (EXF0) may be set to "1" when the bit 2 of register I1 is changed.

# (2) Setting of INT0 pin input control

Set a value to the bit 3 of register I1, and execute the **SNZ0** instruction to clear the EXF0 flag to "0" after executing at least one instruction.

Depending on the input state of D<sub>8</sub>/INT0 pin, the external interrupt request flag (EXF0) may be set to "1" when the bit 3 of register I1 is changed.

# (3) Setting of INT1 interrupt valid waveform

Set a value to the bit 2 of register I2, and execute the **SNZ1** instruction to clear the EXF1 flag to "0" after executing at least one instruction.

Depending on the input state of D9/INT1 pin, the external interrupt request flag (EXF1) may be set to "1" when the bit 2 of register I2 is changed.

# (4) Setting of INT1 pin input control

Set a value to the bit 3 of register I2, and execute the **SNZ1** instruction to clear the EXF1 flag to "0" after executing at least one instruction.

Depending on the input state of D9/INT1 pin, the external interrupt request flag (EXF1) may be set to "1" when the bit 3 of register I2 is changed.

### (5) Multiple interrupts

Multiple interrupts cannot be used in the 4524 Group.

### (6) Notes on interrupt processing

When the interrupt occurs, at the same time, the interrupt enable flag INTE is cleared to "0" (interrupt disable state). In order to enable the interrupt at the same time when system returns from the interrupt, write **EI** and **RTI** instructions continuously.

### (7) D8/INT0 pin

When the external interrupt input pin INTO is used, set the bit 3 of register 11 to "1". Even in this case, port D8 output function is valid. Also, the EXF0 flag is set to "1" when bit 3 of register 11 is set to "1" by input of a valid waveform

(valid waveform causing external 0 interrupt) even if it is used as an output port D8.

### (8) D9/INT1 pin

When the external interrupt input pin INT1 is used, set the bit 3 of register I2 to "1". Even in this case, port D9 output function is valid. Also, the EXF1 flag is set to "1" when bit 3 of register I2 is set to "1" by input of a valid waveform (valid waveform causing external 1 interrupt) even if it is used as an output port D9.

### (9) POF instruction, POF2 instruction

When the **POF** or **POF2** instruction is executed continuously after the **EPOF** instruction, system enters the power down state.

Note that system cannot enter the power down state when executing only the **POF** or **POF2** instruction. Be sure to disable interrupts by executing the **DI** instruction before executing the **EPOF** instruction and the **POF** or **POF2** instruction continuously.

The 4524 Group has four 8-bit timers (each has a reload register), a 4-bit timer and a 16-bit fixed dividing frequency timer which has the watchdog timer function.

This section describes individual types of timers, related registers, application examples using timers and notes.

# 2.3.1 Timer functions

(1) Timer 1

# ■ Timer operation

(Timer 1 has the timer 1 count start trigger function from D8/INT0 pin input)

(2) Timer 2

■ Timer operation

(3) Timer 3

# ■ Timer operation

(Timer 3 has the timer 3 count start trigger function from D9/INT1 pin input)

- (4) Timer 4
  - Timer operation (Timer 4 has the PWM output function)

# (5) Timer 5 (16-bit timer)

# ■ Timer operation

(Timer 5 has the function to return from the clock operating mode (POF instruction execution))

- (6) Timer LC
  - LCD clock generating

# (7) 16-bit timer

# Watchdog function

Watchdog timer provides a method to reset the system when a program run-away occurs.

RENESAS

System operates after it is released from reset. When the timer count value underflows, the WDF1 flag is set to "1." Then, if the **WRST** instruction is never executed until timer WDT counts 65534, WDF2 flag is set to "1," and system reset occurs.

When the **DWDT** instruction and the **WRST** instruction are executed continuously, the watchdog timer function is invalid.

The **WRST** instruction has the skip function. When the **WRST** instruction is executed while the WDF1 flag is "1", the WDF1 flag is cleared to "0" and the next instruction is skipped.

# 2.3.2 Related registers

### (1) Interrupt control register V1

Table 2.3.1 shows the interrupt control register V1. Set the contents of this register through register A with the **TV1A** instruction. In addition, the **TAV1** instruction can be used to transfer the contents of register V1 to register A.

Table 2.3.1 Interrupt control register V1

| Interrupt control register V1 at |                                  | at res | et:00002      | at power down : 00002 R/W                    | ,          |
|----------------------------------|----------------------------------|--------|---------------|----------------------------------------------|------------|
| V13                              | Timer 2 interrupt enable bit     | 0      | Interrupt dis | sabled (SNZT2 instruction is valid)          | _          |
| V 13                             | /13 Timer 2 interrupt enable bit |        | Interrupt en  | abled (SNZT2 instruction is invalid) (Note 2 | <b>2</b> ) |
| \/10                             |                                  |        | Interrupt dis | sabled (SNZT1 instruction is valid)          |            |
| V I Z                            | V12 Timer 1 interrupt enable bit | 1      | Interrupt en  | abled (SNZT1 instruction is invalid) (Note 2 | <b>2</b> ) |
| V11                              | External 1 interrupt enable bit  | 0      | Interrupt dis | sabled (SNZ1 instruction is valid)           |            |
| V I 1                            | External 1 interrupt enable bit  | 1      | Interrupt en  | abled (SNZ1 instruction is invalid) (Note 2  | <b>2</b> ) |
| V10                              | External 0 interrupt enable bit  | 0      | Interrupt dis | sabled (SNZ0 instruction is valid)           |            |
| V 10                             | External 0 interrupt enable bit  | 1      | Interrupt en  | abled (SNZ0 instruction is invalid) (Note 2  | <b>2</b> ) |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: These instructions are equivalent to the NOP instruction.

3: When timer is used, V11 and V10 are not used.

### (2) Interrupt control register V2

Table 2.3.2 shows the interrupt control register V2.

Set the contents of this register through register A with the TV2A instruction.

In addition, the TAV2 instruction can be used to transfer the contents of register V2 to register A.

### Table 2.3.2 Interrupt control register V2

| Interrupt control register V2 |                               | at reset : 00002 |                                                           | at power                | down : 00002           | R/W      |
|-------------------------------|-------------------------------|------------------|-----------------------------------------------------------|-------------------------|------------------------|----------|
| V23                           | Timer 4, serial I/O interrupt | 0                | 0 Interrupt disabled (SNZT4, SNZSI instruction i          |                         |                        |          |
| V Z 3                         | enable bit                    | 1                | Interrupt enabled (SNZT4, SNZSI instruction is invalid) ( |                         |                        |          |
| V22                           | A/D interrupt enable bit      | 0                | Interrupt dis                                             | sabled (SNZAD           | instruction is valid)  |          |
| V Z 2                         |                               | 1                | Interrupt en                                              | abled ( <b>SNZTAD</b> i | nstruction is invalid) | (Note 3) |
| V21                           |                               |                  | Interrupt dis                                             | sabled ( <b>SNZT5</b> i | instruction is valid)  |          |
| VZ1                           | Timer 5 interrupt enable bit  | 1                | Interrupt en                                              | abled ( <b>SNZT5</b> in | struction is invalid)  | (Note 3) |
| V20                           | Timer 3 interrupt enable bit  | 0                | Interrupt dis                                             | sabled ( <b>SNZT3</b> i | instruction is valid)  |          |
| v∠0                           |                               | 1                | Interrupt en                                              | abled ( <b>SNZT3</b> in | struction is invalid)  | (Note 3) |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

**2:** These instructions are equivalent to the **NOP** instruction.

3: When timer is used, V21 is not used.



# (3) Interrupt control register I3

Table 2.3.3 shows the interrupt control register I3. Set the contents of this register through register A with the **TI3A** instruction. In addition, the **TAI3** instruction can be used to transfer the contents of register I3 to register A.

### Table 2.3.3 Interrupt control register I3

| Interrupt control register I3 |                               | at reset : 02 |               | at power down : state retained          | R/W  |
|-------------------------------|-------------------------------|---------------|---------------|-----------------------------------------|------|
| 130                           | Timer 4, serial I/O interrupt | 0             | Timer 4 inte  | errupt valid, serial I/O interrupt inva | ılid |
| 130                           | source selection bit          | 1             | Serial I/O in | nterrupt valid, timer 4 interrupt inva  | lid  |

Note: "R" represents read enabled, and "W" represents write enabled.

# (4) Timer control register PA

Table 2.3.4 shows the timer control register PA. Set the contents of this register through register A with the **TPAA** instruction.

# Table 2.3.4 Timer control register PA

| Timer control register PA |                       | at reset : 02 |             | at power down : state retained | W |
|---------------------------|-----------------------|---------------|-------------|--------------------------------|---|
| PAo                       | Prescaler control bit | 0             | Stop (state | initialized)                   |   |
| PA0                       |                       | 1             | Operating   |                                |   |

Note: "W" represents write enabled.

# (5) Timer control register W1

Table 2.3.5 shows the timer control register W1.

Set the contents of this register through register A with the TW1A instruction.

In addition, the TAW1 instruction can be used to transfer the contents of register W1 to register A.

### Table 2.3.5 Timer control register W1

| 1      | Fimer control register W1       | at  | rese | et : 00002 at power down : state retained    | R/W |
|--------|---------------------------------|-----|------|----------------------------------------------|-----|
| W13    | Timer 1 count auto-stop circuit | (   | 0    | Timer 1 count auto-stop circuit not selected |     |
|        | control bit (Note 2)            | · · | 1    | Timer 1 count auto-stop circuit selected     |     |
| W12    | Timer 1 central hit             | (   | 0    | Stop (state retained)                        |     |
| VV I Z | Timer 1 control bit             |     | 1    | Operating                                    |     |
|        |                                 | W11 | W10  | Count source                                 |     |
| W11    |                                 | 0   | 0    | Instruction clock (INSTCK)                   |     |
|        | Timer 1 count source selection  | 0   | 1    | Prescaler output (ORCLK)                     |     |
| W10    | bits                            | 1   | 0    | Timer 5 underflow signal (T5UDF)             |     |
|        |                                 | 1   | 1    | CNTR0 input                                  |     |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: This function is valid only when the timer 1 count start synchronous circuit is selected (I10="1").



# (6) Timer control register W2

Table 2.3.6 shows the timer control register W2. Set the contents of this register through register A with the **TW2A** instruction. In addition, the **TAW2** instruction can be used to transfer the contents of register W2 to register A.

| -    | Fimer control register W2      | a   | t rese | et : 00002 at power down : state retained    | R/W |
|------|--------------------------------|-----|--------|----------------------------------------------|-----|
| W23  |                                |     | 0      | Timer 1 underflow signal divided by 2 output |     |
| VVZ3 | CNTR0 output selection bit     |     | 1      | Timer 2 underflow signal divided by 2 output |     |
| W22  | Time of the life               |     | 0      | Stop (state retained)                        |     |
| VVZ2 | Timer 2 control bit            |     | 1      | Operating                                    |     |
|      |                                | W21 | W20    | Count source                                 |     |
| W21  | Timer 2 count source selection | 0   | 0      | System clock (STCK)                          |     |
|      | bits                           | 0   | 1      | Prescaler output (ORCLK)                     |     |
| W20  |                                | 1   | 0      | Timer 1 underflow signal (T1UDF)             |     |
|      |                                | 1   | 1      | PWM signal (PWMOUT)                          |     |

#### Table 2.3.6 Timer control register W2

Note: "R" represents read enabled, and "W" represents write enabled.

### (7) Timer control register W3

Table 2.3.7 shows the timer control register W3. Set the contents of this register through register A with the **TW3A** instruction. In addition, the **TAW3** instruction can be used to transfer the contents of register W3 to register A.

### Table 2.3.7 Timer control register W3

| 1     | Fimer control register W3       | at  | res | et:00002    | at power down : state retained     | R/W |
|-------|---------------------------------|-----|-----|-------------|------------------------------------|-----|
| W33   | Timer 3 count auto-stop circuit | (   | 0   | Timer 3 co  | unt auto-stop circuit not selected |     |
| 0033  | control bit (Note 2)            |     | 1   | Timer 3 co  | unt auto-stop circuit selected     |     |
| W32   | Timer Quernstral hit            |     | 0   | Stop (state | retained)                          |     |
| VV 32 | Timer 3 control bit             |     | 1   | Operating   |                                    |     |
|       |                                 | W31 | W30 |             | Count source                       |     |
| W31   | Timer 3 count source selection  | 0   | 0   | PWM signa   | I (PWMOUT)                         |     |
|       | bits ( <b>Note 3</b> )          | 0   | 1   | Prescaler o | utput (ORCLK)                      |     |
| W30   |                                 | 1   | 0   | Timer 2 un  | derflow signal (T2UDF)             |     |
|       |                                 | 1   | 1   | CNTR1 inp   | ut                                 |     |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: This function is valid only when the timer 3 count start synchronous circuit is selected (I20="1").

3: Port C output is invalid when CNTR1 input is selected for the timer 3 count source.



#### (8) Timer control register W4

Table 2.3.8 shows the timer control register W4. Set the contents of this register through register A with the **TW4A** instruction. In addition, the **TAW4** instruction can be used to transfer the contents of register W4 to register A.

|      | Timer control register W4      | at res | et:00002    | at power down : 00002                | R/W   |
|------|--------------------------------|--------|-------------|--------------------------------------|-------|
| W43  | CNITP1 output control bit      | 0      | CNTR1 out   | put invalid                          |       |
| VV43 | CNTR1 output control bit       | 1      | CNTR1 out   | put valid                            |       |
| W42  | PWM signal "H" interval        | 0      | PWM signa   | I "H" interval expansion function in | valid |
| VV42 | expansion function control bit | 1      | PWM signa   | I "H" interval expansion function va | alid  |
| W41  | Timer 4 control bit            | 0      | Stop (state | retained)                            |       |
| VV41 | Timer 4 control bit            | 1      | Operating   |                                      |       |
| W40  | Timer 4 count source selection | 0      | XIN input   |                                      |       |
| vv40 | bit                            | 1      | Prescaler o | utput (ORCLK) divided by 2           |       |

#### Table 2.3.8 Timer control register W4

Note: "R" represents read enabled, and "W" represents write enabled.

### (9) Timer control register W5

Table 2.3.9 shows the timer control register W5. Set the contents of this register through register A with the **TW5A** instruction. In addition, the **TAW5** instruction can be used to transfer the contents of register W5 to register A.

#### Table 2.3.9 Timer control register W5

| 7    | Timer control register W5          | at  | rese   | et:00002     | at power down : state retained R/W        |
|------|------------------------------------|-----|--------|--------------|-------------------------------------------|
| W53  | Not used                           |     | 0<br>1 | This bit has | s no function, but read/write is enabled. |
| W52  |                                    |     | 0      | Stop (state  | initialized)                              |
| VV32 | Timer 5 control bit                |     | 1      | Operating    |                                           |
|      |                                    | W51 | W50    |              | Count value                               |
| W51  | Timer 5 count value selection bits | 0   | 0      | Underflow of | occurs every 8192 counts                  |
|      |                                    | 0   | 1      | Underflow of | occurs every 16384 counts                 |
| W50  |                                    | 1   | 0      | Underflow of | occurs every 32768 counts                 |
|      |                                    | 1   | 1      | Underflow of | occurs every 65536 counts                 |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: When timer is used, W53 is not used.



# (10) Timer control register W6

Table 2.3.10 shows the timer control register W6.

Set the contents of this register through register A with the TW6A instruction.

In addition, the TAW6 instruction can be used to transfer the contents of register W6 to register A.

| ٦    | Fimer control register W6         | at res | et:00002    | at power down : state retained        | R/W |
|------|-----------------------------------|--------|-------------|---------------------------------------|-----|
| W63  | Timer LC control bit              | 0      | Stop (state | retained)                             |     |
| 003  |                                   | 1      | Operating   |                                       |     |
| W62  | Timer LC count source selection   | 0      | Bit 4 (T54) | of timer 5                            |     |
| VV02 | bit                               | 1      | Prescaler o | utput (ORCLK)                         |     |
| W61  | CNTR1 output auto-control circuit | 0      | CNTR1 out   | put auto-control circuit not selected |     |
| VV01 | selection bit                     | 1      | CNTR1 out   | put auto-control circuit selected     |     |
| W60  | D7/CNTR0 pin function selection   | 0      | D7(I/O)/CN  | TR0 input                             |     |
| vv00 | bit (Note 2)                      | 1      | CNTR0 inp   | ut/output/D7 (input)                  |     |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: CNTR0 input is valid only when CNTR0 input is selected for the timer 1 count source.



#### 2.3.3 Timer application examples

#### (1) Timer operation: measurement of constant period

The constant period by the setting timer count value can be measured.

**Outline:** The constant period by the timer 1 underflow signal can be measured. **Specifications:** Timer 1 and prescaler divide the system clock frequency f(XIN) = 4.0 MHz, and the timer 1 interrupt request occurs every 3 ms.

Figure 2.3.4 shows the setting example of the constant period measurement.

#### (2) CNTR0 output operation: buzzer output

**Outline:** Square wave output from timer 2 can be used for buzzer output. **Specifications:** 4 kHz square wave is output from the CNTR0 pin at system clock frequency f(XIN) = 4.0 MHz. Also, timer 2 interrupt occurs simultaneously.

Figure 2.3.1 shows the peripheral circuit example, and Figure 2.3.5 shows the setting example of CNTR0 output.



# (3) CNTR0 input operation: event count

**Outline:** Count operation can be performed by using the signal (rising waveform) input from CNTR0 pin as the event.

**Specifications:** The low-frequency pulse from external as the timer 1 count source is input to CNTR0 pin, and the timer 1 interrupt request occurs every 100 counts.

Figure 2.3.6 shows the setting example of CNTR0 input.



#### (4) Timer operation: timer start by external input

**Outline:** The constant period can be measured by external input. **Specifications:** Timer 3 operates by INT1 input as a trigger and an interrupt occurs after 1 ms.

Figure 2.3.7 shows the setting example of timer start.

#### (5) CNTR1 output control: PWM output control

**Outline:** The PWM output from CNTR1 pin can be performed by timer 4. **Specifications:** Timer 4 divides the main clock frequency f(XIN) = 4.0 MHz and the waveform, which "H" period is 0.875 μs of the 1.875 μs PWM periods, is output from CNTR1 pin.

Figure 2.3.2 shows the timer 4 operation and Figure 2.3.8 shows the setting example of PWM output control.

#### (6) Timer operation: constant period counter by timer 5

Constant period time by the timer count value can be measured.

**Outline:** A clock with high accuracy can be set up by using a 32.768 kHz quartz-crystal oscillator. **Specifications:** Timer 5 divides the sub-clock frequency f(XCIN) = 32.768 kHz and timer 5 interrupt occurs every 250 ms.

Figure 2.3.9 shows the setting example of constant period counter by timer 5.

| ● CNTR1 output: valid (W4    | ,                         |                          |                      |          |                     |               |
|------------------------------|---------------------------|--------------------------|----------------------|----------|---------------------|---------------|
| PWM signal "H" interval e    |                           | d (W42 = "1") (Note)     |                      |          |                     |               |
| Reload register R4L = "0     |                           |                          |                      |          |                     |               |
| Reload register R4H = "0     | <sup>216</sup> " — — — –  |                          |                      |          |                     |               |
| Timer 4 count source         |                           | $\Box$ $\Box$ $\Box$ $L$ |                      | ЦЦЦЦ     |                     | ЦЦΕ           |
| Timer 4 count value          | 0316 0216 0116            | 0216 01160               | 01603160216011       | 0216 011 | 0010031002100       | 116 0016 0216 |
| (Reload register)            | (R4L)                     | <u>t</u>                 | 1                    | t        | <u>t</u>            | <u>  †</u>    |
| Timer 4 underflow signal     |                           | (R4H)                    | (R4L)                | (R4H)    | (R4L)               | (R4H)         |
| PWM signal                   |                           | ■ 3.5 clock              | →                    |          | :k <b></b> ►        |               |
|                              | <b>↑</b><br>Timer 4 start | PWM                      | period 7.5 clock —   | PW       | /M period 7.5 clock |               |
| Note: At PWM signal "H" inte | rval extension function   | : valid, set "0116" or r | nore to reload regis | ter R4H. |                     |               |

Fig. 2.3.2 Timer 4 operation

# (7) Watchdog timer

Watchdog timer provides a method to reset the system when a program run-away occurs. Accordingly, when the watchdog timer function is set to be valid, execute the WRST instruction at a certain period which consists of 16-bit timers' 65534 counts or less (execute WRST instruction at less than 65534 machine cycles).

Outline: Execute the WRST instruction in 16-bit timer's 65534 counts at the normal operation. If a program runs incorrectly, the **WRST** instruction is not executed and system reset occurs. **Specifications:** System clock frequency f(XIN) = 4.0 MHz is used, and program run-away is detected by executing the WRST instruction in 49 ms.

Figure 2.3.3 shows the watchdog timer function, and Figure 2.3.10 shows the example of watchdog timer.



Fig. 2.3.3 Watchdog timer function





| Timer 2 interrupt is temporarily disabled.<br>Interrupt activates flag INET       All interrupts disabled [D1]         Interrupt activates flag INET       Imer 2         Stop Timer and Prescaler Operation<br>Timer 2 count source and CNIR0 output are selected.       Imer 2 underflow signal divided by 2 selected 1         Timer control register W2       Imer 2 underflow signal divided by 2 selected 1         Timer control register PA       Imer 2 underflow signal divided by 2 selected 1         Set CNTR0 Output       Timer control register PA       Imer 2 underflow signal divided by 2 selected 1         Set CNTR0 Output       Imer control register PA       Imer 2 underflow signal divided by 2 selected 1         Set CNTR0 Output       Imer control register PA       Imer 2 underflow signal divided by 2 selected 1         Set Timer Value and Prescaler Value       Imer control register PA       Imer 2 underflow signal divided by 2 selected 1         Set Timer Value and Prescaler Value       Imer control register PA       Imer 2 underflow signal divided by 2 selected 1         Timer 2 and prescaler wittimes are set. (The formula is shown "A below.)       Imer 2 reload register R2       Imer 2 interrupt activated condition is cleared.         Timer 2 interrupt activated condition is cleared.       Imer 2 interrupt activated condition is cleared.       Imer 2 interrupt request flag T2F.)         Start Timer 2 and prescaler count and Prescaler Operation       Imer 2 interrupt is selected 1       Imer 2 i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                 |                    |                                                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--------------------|---------------------------------------------------------------------|
| Interrupt control register V1       Image: Stop Timer and Prescaler Operation         Timer 2 and prescaler are temporarily stopped.       Image: Stop Timer and Prescaler Operation         Timer 2 count source and CNTR0 output reselected.       CNTR0 output         Timer control register W2       Image: Stop Timer 2 and prescaler output (ORCLK) selected for         Timer control register PA       Image: Stop Timer control register PA         Image: Stop Timer control register PA       Image: Stop Timer control register PA         Image: Stop Timer control register PA       Image: Stop Timer control register PA         Image: Stop Timer control register PA       Image: Stop Timer control register PA         Image: Stop Timer control register PA       Image: Stop Timer control register PA         Image: Stop Timer control register PA       Image: Stop Timer control register PA         Image: Stop Timer control register PA       Image: Stop Timer control register PA         Image: Stop Timer control register PA       Image: Stop Timer control register PA         Image: Stop Timer control register PA       Image: Stop Timer control register PA         Image: Stop Timer control register PA       Image: Stop Timer control register PA         Image: Stop Timer control register PA       Image: Stop Timer control register PA         Image: Stop Timer control register PA       Image: Stop Timer control register PA         Image: Stop Contro                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                 |                    |                                                                     |
| <sup>1</sup> Stop Timer and Prescaler Operation         Timer 2 and prescaler are temporarily stopped.           [TW2A] <sup>1</sup> Timer 2 count source and CNTR0 output are selected. <sup>1</sup> Dir Prescaler or are temporarily stopped. <sup>1</sup> Timer 2 count source and CNTR0 output are selected. <sup>1</sup> Dir Prescaler output (CRCLK) selected for <sup>1</sup> Timer control register PA <sup>1</sup> Dir Prescaler output (CRCLK) selected for <sup>1</sup> Timer control register PA <sup>1</sup> Dir Prescaler output (CRCLK) selected for <sup>1</sup> Timer control register PA <sup>1</sup> Dir Prescaler output (CRCLK) selected [TFR2A <sup>1</sup> Set CNTR0 Output <sup>1</sup> Timer 2 count source <sup>1</sup> Timer 2 and prescaler reload register R2 <sup>1</sup> Timer 2 count source <sup>1</sup> Timer 2 and prescaler reload register R2 <sup>1</sup> Timer 2 count value 41 set [T2AB] <sup>1</sup> Timer 2 and prescaler reload register R2 <sup>1</sup> Timer 2 interrupt activated condition is cleared <sup>1</sup> Timer 2 interrupt request fig t2P <sup>1</sup> Timer 2 interrupt activated condition cleared [SNZT2 <sup>1</sup> Timer 2 and prescaler reload register R2 <sup>1</sup> Timer 2 <sup>1</sup> Timer 2 and prescaler temporarily stopped ar                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Interrupt enable flag INTE                      | b3 b0              |                                                                     |
| Timer 2 and prescaler are temporarily stopped.       Image: Start Timer 2 underflow signal divided by 2 selected 1         Timer control register W2       Start Timer 2 underflow signal divided by 2 selected 1         Set CNTR0 Output       Prescaler stop [TPAA]         © Set CNTR0 Output       Difference         Port output structure control register FR2       Difference         (B) Set CNTR0 Output       Timer control register FR2         (B) Set CNTR0 Output       Timer control register FR2         (B) Set CNTR0 output       Structure control register FR2         (B) Set CNTR0 output       Structure control register FR2         (B) Set Timer 2 underflow signal divided by 2 selected 1         (C) Set Timer 2 inder Control register FR2         (B) Set Timer 2 inder Control register FR2         (C) Set Timer 2 inder Control register FR2         (C) Set Timer 2 inder Control register VA         (C) Timer 2 inder Control register VA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Interrupt control register V1                   | 0 X X X            | b3: Timer 2 interrupt occurrence disabled [TV1A]                    |
| Timer 2 and prescaler are temporarily stopped.       Image: Start Timer 2 underflow signal divided by 2 selected 1         Timer control register W2       Start Timer 2 underflow signal divided by 2 selected 1         Set CNTR0 Output       Prescaler stop [TPAA]         © Set CNTR0 Output       Difference         Port output structure control register FR2       Difference         (B) Set CNTR0 Output       Timer control register FR2         (B) Set CNTR0 Output       Timer control register FR2         (B) Set CNTR0 output       Structure control register FR2         (B) Set CNTR0 output       Structure control register FR2         (B) Set Timer 2 underflow signal divided by 2 selected 1         (C) Set Timer 2 inder Control register FR2         (B) Set Timer 2 inder Control register FR2         (C) Set Timer 2 inder Control register FR2         (C) Set Timer 2 inder Control register VA         (C) Timer 2 inder Control register VA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Oten Times and Decoder Operation                | $\checkmark$       |                                                                     |
| Timer control register W2       b)       CNTR0 output         1000       1000       1000       1000         1000       1000       1000       1000       1000         1000       1000       1000       1000       1000       1000         1000       1000       1000       1000       1000       1000       1000         1000       1000       1000       1000       1000       1000       1000       1000         1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000       1000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Timer 2 and prescaler are temporarily sto       | pped.              |                                                                     |
| b1, b5: Prescaler output (CRCLS) selected for<br>Timer 2 control register PA       D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                 |                    | CNTR0 output                                                        |
| Imer control register PA       Imer 2 count source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Timer control register W2                       | 1 0 0 1            | b2: Timer 2 stop<br>b1, b0: Prescaler output (ORCLK) selected for   |
| Image: Set CNTR0 Output         The output structure to the CNTR0 pin is set to N-channel open-drain output.         Port output structure control register FR2       Dix x x bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Timor control register BA                       |                    | Timer 2 count source                                                |
| The output structure of the CNTR0 pin is set to N-channel open-drain output.<br>Port output structure control register FR2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 |                    |                                                                     |
| Port output structure control register FR2<br>Timer control register W6<br>Set Timer Value and Prescaler Value<br>Timer 2 reload register R2 "29:6"<br>Prescaler reload register R2 "29:6"<br>Prescaler reload register R2 "29:6"<br>Prescaler reload register R2 "29:6"<br>Timer 2 ount value 41 set [T2AB]<br>Prescaler reload register R2 "29:6"<br>Timer 2 interrupt activated condition cleared [SNZT2<br>Timer 2 interrupt activated condition is cleared.<br>Timer 2 interrupt activated condition is cleared.<br>Timer 2 interrupt activated condition cleared [SNZT2<br>(Note when the interrupt request is cleared<br>When © is executed, considering the skip of the next instruction according to the interrupt request flag T2F.<br>(Note when the interrupt activated condition after the SNZT2 instruction.<br>Start Timer Operation after the SNZT2 instruction.<br>Timer 2 on prescaler temporarily stoped are restarted.<br>Timer control register V2<br>Enable Interrupt<br>Timer 2 interrupt which is temporarily disabled is enabled.<br>Interrupt activated condition tigs temporarily disabled is enabled.<br>Interrupt control register V1<br>Mainterrupt activated conduct register V1<br>Note NCNTRO Output<br>CNTRO Output<br>CNTRO Output<br>CNTRO U/O port is set to CNTRO input port and is set to be high-impedance state.<br>Register Y<br>Port Dr output latch<br>D<br>Timer control register W8<br>Start Timer control register W8<br>Start Timer control register W8<br>Start Timer control register W8<br>Start Timer 2 interrupt by<br>Timer control register W8<br>Start Timer 2 interrupt occurrence enabled [TV1A]<br>All interrupts enabled [EI]<br>Start D input [SD]<br>Timer control register W8<br>Start Timer 2 input port I [TW6A]<br>*A: The prescaler count value and timer 2 count value to make the underflow occur every 125 µs are set as follow<br>125 µs = (4,0,0MH2) <sup>-1</sup> / <sub>1</sub> × 3 × (3+1)/ <sub>2</sub> × (41+1)<br>System dick.<br>Start value<br>Start value valu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                 | <b>·</b>           |                                                                     |
| Timer control register W6       b3       b0         Set Timer Value and Prescaler Value         Timer 2 and prescaler count times are set. (The formula is shown "A below.)         Timer 2 reload register R2       "29:6"         Prescaler reload register R2       "29:6"         Timer 2 interrupt activated condition is cleared.       Timer 2 interrupt activated condition cleared [SNZT2         Timer 2 interrupt activated condition is cleared.       Timer 2 interrupt activated condition cleared [SNZT2         (Note when the interrupt request is cleared       Timer 2 interrupt activated condition cleared [SNZT2         (Note when the interrupt request is cleared       Timer 2 interrupt activated condition cleared [SNZT2         (Note when the interrupt request is cleared       Timer 2 interrupt activated condition cleared [SNZT2         (Note when the interrupt request is cleared       Timer 2 interrupt activated condition cleared [SNZT2         (Note when the interrupt request is cleared       Timer 2 interrupt activated condition cleared [SNZT2         (Note when the interrupt request is cleared       Timer 2 interrupt activated condition cleared [SNZT2         (Start Timer Control register W2       b3       b2: Timer 2 operation start [TW2A] <td< td=""><td>The output structure of the CNTR0 pin is</td><td></td><td>open-drain output.</td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | The output structure of the CNTR0 pin is        |                    | open-drain output.                                                  |
| Timer control register W6       X X X 1       b0: CNTR0 output port set [TW6A]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Port output structure control register FR2      |                    | b3: N-channel open-drain output selected [TFR2A]                    |
| Timer 2 and prescaler count times are set. (The formula is shown 'A below.)<br>Timer 2 reload register R2 "29"<br>Prescaler reload register R2 "29"<br>Timer count value 3 set [TPSAB]<br>Prescaler count value 3 set [TPSAB]<br>(Mote when the interrupt request flag T2F<br>(When © is executed, considering the skip of the next instruction according to the interrupt request flag T2F,<br>Inser the NOP instruction after the SN2T2 instruction.<br>Timer 2 operation and Prescaler Operation<br>Timer control register V2<br>(Timer control register V2<br>(Timer control register V4<br>Descaler temporarily stopped are restarted.<br>Timer control register V4<br>(Timer control register V4<br>Descaler start [TPAA]<br>(Timer control register V4<br>Descaler start [SD]<br>Timer control register V4<br>Descaler start [SD]<br>Timer control register V4<br>Descaler start [SD]<br>Timer control register V6<br>(Start X) 0 bo: Set to CNTR0 input port [TW6A]<br>*A: The prescaler count value and timer 2 count value to make the underflow occur every 125 µs are set as follow<br>125 µs = (4,0 MHz) <sup>-1</sup> X, 3 x (3 ± 1) x (41 ± 1)<br>System clock<br>Prescler<br>Count value<br>(Sourt value<br>(Sourt value)<br>(Sourt value)<br>(S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Timer control register W6                       |                    | b0: CNTR0 output port set [TW6A]                                    |
| Timer 2 and prescaler count times are set. (The formula is shown 'A below.)         Timer 2 reload register R2 "29t"         Prescaler reload register R2 "29t"         Timer 2 unterrupt Request         Timer 2 interrupt activated condition is cleared.         Timer 2 interrupt activated condition is cleared.         Timer 2 interrupt request flag T2F         O         Mote when the interrupt request is cleared         When S is executed, considering the skip of the next instruction according to the interrupt request flag T2F, inser the MOP instruction after the SNZT2 instruction.         Imer 2 and prescaler temporarily stopped are restarted.         Timer control register PA         1       1         0       1         0       1         0       1         0       1         0       1         0       1         0       1         0       1         1       1         0       1         1       1         0       1         1       1         1       1         1       1         1       1         1       1         1       1         1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                 | $\downarrow$       |                                                                     |
| Prescaler reload register RPS       "031s"       Prescaler count value 3 set [TP\$AB]         Image: Clear Interrupt Request<br>Timer 2 interrupt activated condition is cleared.<br>Timer 2 interrupt activated condition cleared [SNZT2<br>(Mote when the interrupt request flag T2F)       Image: Cleared transmission of the interrupt request flag T2F.         Note when the interrupt request is cleared<br>When S is executed, considering the skip of the next instruction according to the interrupt request flag T2F.       Image: Cleared transmission of the interrupt request flag T2F.         Image: Start Timer Operation and Prescaler Operation<br>Timer 2 and prescaler temporarily stopped are restarted.<br>Timer control register V2       Image: Dot the interrupt operation start [TW2A]         Image: Control register V2       Image: Dot the interrupt operation start [TW2A]         Image: Control register V4       Dot the interrupt operation start [TW2A]         Image: Control register V4       Dot the interrupt operation start [TW2A]         Interrupt control register V1       Dot the interrupt senabled [E1]         Buzzer output start       Dot the interrupt senabled [E1]         Buzzer output start       Dot the input [SD]         Image: Control register V4       Dot the input [SD]         Image: Control register V4       Dot the input [SD]         Buzzer output start       Dot the input [SD]         Image: Control register V4       Dot the input [SD]         Image: Control register V4       Dot the input [S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Timer 2 and prescaler count times are se        | t. (The formula is |                                                                     |
| <ul> <li>© Clear Interrupt Request<br/>Timer 2 interrupt activated condition is cleared.<br/>Timer 2 interrupt request flag T2F 0</li> <li>Timer 2 interrupt activated condition cleared [SNZT2<br/>(Note when the interrupt request is cleared<br/>When S is executed, considering the skip of the next instruction according to the interrupt request flag T2F,<br/>insert the NOP instruction after the SNZT2 instruction.</li> <li>(*) Start Timer Operation and Prescaler Operation<br/>Timer 2 and prescaler temporarily stopped are restried.<br/>Timer control register W2<br/>Timer control register PA<br/>1 1 0 1<br/>b2: Timer 2 operation start [TW2A]<br/>Timer control register PA<br/>1 1 ∞ 1<br/>1 1 ∞</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                 |                    |                                                                     |
| Timer 2 interrupt activated condition is cleared.<br>Timer 2 interrupt request flag T2F       0       Timer 2 interrupt activated condition cleared [SNZT2<br>(When S is executed, considering the skip of the next instruction according to the interrupt request flag T2F,<br>insert the NOP instruction and Prescaler Operation<br>Timer 2 and prescaler temporarily stopped are restarted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                 | ↓                  |                                                                     |
| Timer 2 interrupt request flag T2F 0<br>Timer 2 interrupt activated condition cleared [SNZT2<br>Note when the interrupt request is cleared<br>When the interrupt request is cleared<br>Start Timer Operation and Prescaler Operation<br>Timer 2 and prescaler temporarily stopped are restarted.<br>Timer control register W2<br>Timer control register V2<br>Timer control register PA<br>The Timer 2 interrupt which is temporarily disabled is enabled.<br>Interrupt control register V1<br>Interrupt enable flag INTE<br>Buzzer output start<br>W<br>Stop CNTR0 Output<br>CNTR0 I/O port is set to CNTR0 input port and is set to be high-impedance state.<br>Register Y<br>Port D7 output latch<br>D3<br>Timer control register W6<br>Stop CNTR0 input port [TW6A]<br>*A: The prescaler count value and timer 2 count value to make the underflow occur every 125 µs are set as follow<br>125 µs = (4.0 MHz) <sup>-1</sup> / <sub>1</sub> X 3 X (3 +1) X (41 +1).<br>System clock<br>Timer 2 count value<br>took                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                 | <b>.</b>           |                                                                     |
| Note when the interrupt request is cleared<br>(When S is executed, considering the skip of the next instruction according to the interrupt request flag T2F,<br>insert the NOP instruction after the SNZT2 instruction. Image: Start Timer Operation and Prescaler Operation<br>Timer 2 and prescaler temporarily stopped are restarted.<br>Timer control register W2 Image: Start Timer Operation and Prescaler Operation<br>Timer control register W2 Image: Start Timer Control register V1 Image: Start Timer Control register V2 Image: Start Timer Control register V2 Image: Start Timer Control register V3 Image: Start Timer Control register V4 Image: Start Timer Control regis                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                 |                    | Timer 2 interrupt activated condition cleared [SNZT2                |
| When © is executed, considering the skip of the next instruction according to the interrupt request flag T2F,<br>insert the NOP instruction after the SNZT2 instruction.<br>Start Timer Operation and Prescaler Operation<br>Timer 2 and prescaler temporarily stopped are restarted.<br>Timer control register W2<br>Timer control register PA<br>The Timer 2 interrupt which is temporarily disabled is enabled.<br>Interrupt control register V1<br>Interrupt enable flag INTE<br>Stop CNTR0 Output<br>© Stop CNTR0 Output<br>CNTR0 I/O port is set to CNTR0 input port and is set to be high-impedance state.<br>Register Y<br>Port D7 output latch<br>Mage: Stop CNTR0 input port and is set to be high-impedance state.<br>Register Y<br>Port D7 output latch<br>Mage: Stop CNTR0 input port and is set to control input port [TYA]<br>Timer control register W6<br>Stop CNTR0 input port and timer 2 count value to make the underflow occur every 125 µs are set as follow<br>125 µs ≈ (4.0.MHz):<br>X x 3 x (3 ± 1) x (41 ± 1)<br>System clock<br>Normal count value<br>Normal count value to make the underflow occur every 125 µs are set as follow<br>125 µs ≈ (4.0.MHz):<br>X x x 3 x (3 ± 1) x (41 ± 1)<br>System clock<br>Normal count value<br>Normal Normal Norm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                 |                    |                                                                     |
| Timer control register W2       1       0       1       0       1       0       1       0       1       0       1       0       1       0       1       0       1       0       1       0       1       0       1       0       1       0       1       0       1       0       1       0       1       0       1       0       1       0       1       1       0       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                 |                    |                                                                     |
| Timer control register PA<br>Timer control register PA<br>The Timer 2 interrupts<br>The Timer 2 interrupt which is temporarily disabled is enabled.<br>Interrupt control register V1<br>Interrupt enable flag INTE<br>Buzzer output start<br>Buzzer output start<br>Buzzer output start<br>Buzzer output start<br>Buzzer output start<br>Buzzer output start                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                 | b3 b0              | h2: Timer 2 operation start [TW2A]                                  |
| <ul> <li>⑦ Enable Interrupts<br/>The Timer 2 interrupt which is temporarily disabled is enabled.<br/>Interrupt control register V1<br/>Interrupt enable flag INTE</li> <li>Buzzer output start<br/>Buzzer output start<br/>\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$\$</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -                                               | b0                 |                                                                     |
| The Timer 2 interrupt which is temporarily disabled is enabled.<br>Interrupt control register V1<br>Interrupt enable flag INTE<br><b>Buzzer output start</b><br><b>Buzzer outp</b>                                                                                                                                                                                                                                                                                                                                                    |                                                 |                    |                                                                     |
| Interrupt control register V1<br>Interrupt enable flag INTE<br><b>Buzzer output start</b><br><b>Buzzer </b>                                                                                                                                                                                                                                                                                                                                 |                                                 | ·                  |                                                                     |
| Interrupt enable flag INTE 1 All interrupts enabled [EI]<br>Buzzer output start<br>Buzzer output start<br>$\downarrow$<br>8 Stop CNTR0 Output<br>CNTR0 I/O port is set to CNTR0 input port and is set to be high-impedance state.<br>Register Y<br>Port D7 output latch<br>Timer control register W6 $X \times X = 0$<br>$All interrupts enabled [EI] \downarrowBuzzer output start\downarrow011111111$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | The Timer 2 interrupt which is temporarily      | b3 b0              | led.                                                                |
| (a) Stop CNTR0 Output<br>CNTR0 I/O port is set to CNTR0 input port and is set to be high-impedance state.<br>Register Y<br>Port D7 output latch<br>Timer control register W6<br>*A: The prescaler count value and timer 2 count value to make the underflow occur every 125 µs are set as follow<br>$125 \mu s \cong (4.0 \text{ MHz})^{-1} \times 3 \times (3 \pm 1) \times (41 \pm 1)$<br>System clock<br>Timer 2 count value<br>$125 \mu s \cong (4.0 \text{ MHz})^{-1} \times 3 \times (3 \pm 1) \times (41 \pm 1)$<br>System clock<br>Timer 2 count value<br>Clock<br>Timer 2 count value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                 |                    |                                                                     |
| (a) Stop CNTR0 Output<br>CNTR0 I/O port is set to CNTR0 input port and is set to be high-impedance state.<br>Register Y<br>Port D7 output latch<br>Timer control register W6 (b) 1 1 1<br>(b) 0<br>(0 1 1 1 1)<br>(c) 1 1<br>(c) 1<br>(c |                                                 | ↓                  | · · · · ·                                                           |
| CNTR0 I/O port is set to CNTR0 input port and is set to be high-impedance state.<br>Register Y<br>Port D7 output latch<br>Timer control register W6<br>*A: The prescaler count value and timer 2 count value to make the underflow occur every 125 $\mu$ s are set as follow<br>$125 \ \mu s \cong (4.0 \ MHz)^{-1} \ X = 3 \ X \ (3 \pm 1) \ X \ (41 \pm 1) \ Timer 2 \ count value}$<br>Timer 2 count value to make the underflow occur every 125 $\mu$ s are set as follow<br>$125 \ \mu s \cong (4.0 \ MHz)^{-1} \ X = 3 \ X \ (3 \pm 1) \ X \ (41 \pm 1) \ Timer 2 \ count value}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                 | Buzzer outpu       | t start                                                             |
| CNTR0 I/O port is set to CNTR0 input port and is set to be high-impedance state.<br>Register Y<br>Port D7 output latch<br>Timer control register W6<br>*A: The prescaler count value and timer 2 count value to make the underflow occur every 125 $\mu$ s are set as follow<br>$125 \ \mu s \cong (4.0 \ MHz)^{-1} \ X = 3 \ X \ (3 \pm 1) \ Y \ Presclaer \ count value}$<br>$(3 \pm 1) \ Y \ (41 \pm 1) \ Timer 2 \ Count value \ Count value \ Timer 2 \ Count 2 \ C$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                 | Ţ                  |                                                                     |
| CNTR0 I/O port is set to CNTR0 input port and is set to be high-impedance state.<br>Register Y<br>Port D7 output latch<br>Timer control register W6<br>*A: The prescaler count value and timer 2 count value to make the underflow occur every 125 $\mu$ s are set as follow<br>$125 \ \mu s \cong (4.0 \ MHz)^{-1} \ X = 3 \ X \ (3 \pm 1) \ Y \ Presclaer \ count value}$<br>$(3 \pm 1) \ Y \ (41 \pm 1) \ Timer 2 \ Count value \ Count value \ Timer 2 \ Count 2 \ C$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                 |                    |                                                                     |
| Register Y<br>Port D7 output latchO1Specify bit position of port D [TYA]<br>Set to input [SD]Timer control register W6DSpecify bit position of port D [TYA]<br>Set to input [SD]Timer control register W6DDITYA]<br>Set to input [SD]*A: The prescaler count value and timer 2 count value to make the underflow occur every 125 µs are set as follow<br>125 µs $\cong$ (4.0 MHz) <sup>-1</sup><br>System clockX3Y(41+1)<br>Timer 2 count value<br>Timer 2 count value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CNTR0 I/O port is set to CNTR0 input po         |                    | e high-impedance state.                                             |
| Timer control register W6 $x \times x = 0$ b0: Set to CNTR0 input port [ <b>TW6A</b> ]<br>*A: The prescaler count value and timer 2 count value to make the underflow occur every 125 µs are set as follow<br>$125 \ \mu s \cong (4.0 \ \text{MHz})^{-1} \ \text{X} \ 3 \ \text{X} \ (3 \pm 1) \ \text{Yresclaer}} \ (41 \pm 1) \ \text{Timer 2 count value}}$<br>Timer 2 count value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                 | 0 1 1 1            |                                                                     |
| Timer control register W6 $X X 0$ b0: Set to CNTR0 input port [TW6A]<br>*A: The prescaler count value and timer 2 count value to make the underflow occur every 125 µs are set as follow<br>125 µs $\cong (4.0 \text{ MHz})^{-1} X_3 X (3+1) X$ (41+1)<br>System clock $X X 0$ b0: Set to CNTR0 input port [TW6A]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Port D7 output latch                            |                    |                                                                     |
| $125 \ \mu s \cong \underbrace{(4.0 \ MHz)^{-1}}_{System \ clock} X \underbrace{3}_{lnstruction} \underbrace{X}_{clock} \underbrace{(3 \ \pm 1)}_{Timer \ 2 \ count \ value} X \underbrace{(41 \ \pm 1)}_{Timer \ 2 \ count \ value}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Timer control register W6                       | X X X 0            | b0: Set to CNTR0 input port [TW6A]                                  |
| System clock Instruction Presclaer Timer 2 count value<br>clock count value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | *A: The prescaler count value and timer 2 co    | unt value to make  | the underflow occur every 125 $\boldsymbol{\mu}s$ are set as follow |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | System clock Instruction Presclaer              | Timer 2 count val  | ue                                                                  |
| "X": it can be "0" or "1."<br>"[]": instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | "X": it can be "0" or "1."<br>"[]": instruction |                    |                                                                     |



### Fig. 2.3.6 CNTR0 input setting example

However, specify the pulse width input to CNTR0 pin, CNTR1 pin. Refer to section "**3.1 Electrical characteristics**" for the timer external input period condition.

| <ul> <li>Disable Interrupts</li> <li>Timer 3 interrupt and external interrupt and</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | e t <u>em</u> porarily disa                                      |                                                                                                                |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| Interrupt enable flag INTE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0<br>                                                            | All interrupts disabled [DI]                                                                                   |
| Interrupt control register V1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | X X 0 X<br>b3 b0                                                 | b1: External 1 interrupt occurrence disabled [TV1A]                                                            |
| Interrupt control register V2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | X X X 0                                                          | b0: Timer 3 interrupt occurrence disabled [TV2A]                                                               |
| <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | •                                                                |                                                                                                                |
| Initialize Valid Waveform<br>INT1 pin is initialized.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                  | [TI2A]<br>b3: INT1 pin input disabled                                                                          |
| Interrupt control register 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | b3 b0<br>0 1 0 0                                                 | b2: Rising waveform<br>b1: One-sided edge detected<br>b0: Timer 3 count start synchronous circuit not selected |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                  | b. Timer 3 count start synchronous circuit not selected                                                        |
| ③ Stop Timer 3 and Prescaler Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | •                                                                |                                                                                                                |
| Timer 3 and prescaler are temporarily stop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | oped.                                                            | [TW3A]                                                                                                         |
| Timer 3 count source is selected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | L0 L0                                                            | b3: Timer 3 count auto-stop circuit not selected<br>b2: Timer 3 stop                                           |
| Timer control register W3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | b3 b0<br>0 0 0 1                                                 | b1, b0: Prescaler output (ORCLK) selected for                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                  | Timer 3 count source                                                                                           |
| Timer control register PA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                  | Prescaler stop [TPAA]                                                                                          |
| ( Set Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | •                                                                |                                                                                                                |
| INT1 pin is set to input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | b3 b0                                                            |                                                                                                                |
| Register Y                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1 0 0 1                                                          | Specify bit position of port D [TYA]                                                                           |
| Port D9 output latch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                  | Set to input [SD]                                                                                              |
| P Cot Timor Value and December Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $\checkmark$                                                     |                                                                                                                |
| (5) Set Timer Value and Prescaler Value<br>Timer 3 and prescaler count times are set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | t. (The formula is                                               | shown *A below.)                                                                                               |
| Timer 3 reload register R3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | "5216"                                                           | Timer count value 82 set [T3AB]                                                                                |
| Prescaler reload register RPS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | "0F16"                                                           | Prescaler count value 15 set [TPSAB]                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | $\checkmark$                                                     |                                                                                                                |
| Note when the interrupt request is cleared                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | , ↓                                                              |                                                                                                                |
| When (6) is executed, considering the skip of insert the NOP instruction after the SNZT3 in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | the next instruct                                                | ion according to the interrupt request flag T3F,                                                               |
| ⑦ Set INT1 Input<br>INT1 pin input is set to be valid.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | •                                                                |                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                  | b3: INT1 pin input enabled [TI2A]                                                                              |
| Interrupt control register I2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                  | b0: Timer 3 count start synchronous circuit selected                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | <u>↓</u>                                                         |                                                                                                                |
| (Interpretation of the second seco |                                                                  | [TW3A]                                                                                                         |
| Timer 3 count auto-stop circuit is selected.<br>Timer control register W3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $\begin{array}{c c} b3 & b0 \\ \hline 1 & 1 & 0 & 1 \end{array}$ | b3: Timer 3 count auto-stop circuit selected<br>b2: Timer 3 operation start                                    |
| Timer control register PA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | b0<br>[1]                                                        | Prescaler start [TPAA]                                                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | $\downarrow$                                                     |                                                                                                                |
| In Section 2  | disabled is enab                                                 | led.                                                                                                           |
| Interrupt control register V2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | b3 b0 X X X 1                                                    | b0: Timer 3 interrupt occurrence enabled [TV2A]                                                                |
| Interrupt enable flag INTE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                  | All interrupts enabled [EI]                                                                                    |
| Ready for tin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ner start by exte                                                | rnal input completed                                                                                           |
| *A: The prescaler count value and timer 3 c                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ount value to mak                                                | the interrupt occur every 1 ms are set as follows.                                                             |
| 1 ms ≅ (4.0 MHz) <sup>-1</sup> X 3 X (15 +1) X<br>System clock Instruction Presclaer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | (82 +1)<br>Timer 3 count valu                                    | e                                                                                                              |
| clock count value<br>"X": it can be "0" or "1."<br>"[]": instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                  |                                                                                                                |
| 2.3.7 Timer start by external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | sotting even                                                     |                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                  |                                                                                                                |
| 2.00 Aug, 06 2004                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RENES                                                            | 15                                                                                                             |

| D Disable Interrupts (Note 1)<br>Timer 4 and serial I/O interrupts are temported             |                  |                                                                   |
|----------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------|
| Interrupt enable flag INTE                                                                   | 0<br>b3 b0       | All interrupts disabled [DI]                                      |
| Interrupt control register V2                                                                |                  | b3: Timer 4 and serial I/O interrupts occurrence disable [TV2A]   |
|                                                                                              | $\downarrow$     |                                                                   |
| 2 Select Timer 4 Interrupt (Note 1)<br>Timer 4 is selected for the interrupt source          | е.               |                                                                   |
| Interrupt control register I3                                                                | b0<br>0          | Timer 4 interrupt valid [TI3A]                                    |
|                                                                                              | $\downarrow$     |                                                                   |
| 3 Stop Timer Operation<br>Timer 4 is temporarily stopped.                                    |                  |                                                                   |
| Timer 4 count source is selected.                                                            |                  | [TW4A]                                                            |
| PWM signal "H" interval expansion function                                                   |                  | b2: PWM signal "H" interval expansion function vali               |
| Timer control register W4                                                                    | b3 b0<br>0 1 0 0 | b1: Timer 4 stop<br>b0: XIN selected for Timer 4 count source     |
|                                                                                              | $\downarrow$     |                                                                   |
| Set Port<br>PWM signal output from CNTR1 pin is se                                           | et .             |                                                                   |
|                                                                                              | b3 b0            |                                                                   |
| Timer control register W6<br>Port C output latch                                             |                  | b1: CNTR1 output auto-control circuit not selected [TW6A<br>[RCP] |
| Timer control register W3                                                                    | b3 b0 X X 0 1    | b1, b0: Timer 3 count source selected (Note 2) [TW34              |
|                                                                                              | $\downarrow$     |                                                                   |
| Set Timer Value<br>Timer 4 count time is set.                                                |                  |                                                                   |
| Timer 4 reload register R4L                                                                  | "0316"           | Timer count value 3 set [T4AB]                                    |
| Timer 4 reload register R4H                                                                  | "0216"           | Timer count value 2 set [T4HAB]                                   |
|                                                                                              | $\downarrow$     |                                                                   |
| <ul> <li>Start Timer Operation</li> <li>Timer 4 temporarily stopped is restarted.</li> </ul> |                  | [ <b>TW4A</b> ]                                                   |
| CNTR1 output control is set to be valid.                                                     | b3 b0            | b3: CNTR1 output valid                                            |
| Timer control register W4                                                                    | 1 1 1 0          | b1: Timer 4 operation start                                       |
|                                                                                              | $\downarrow$     |                                                                   |
| D Set Interrupts (Note 1)<br>Interrupts except Timer 4 interrupt is enab                     | oled.            | [EI]                                                              |
|                                                                                              | $\downarrow$     |                                                                   |
| I                                                                                            | PWM output s     | started                                                           |
| Notes 1: ① and ⑦ are not required when se<br>2: Set the count sources except the             |                  |                                                                   |
| "X": it can be "0" or "1."<br>"[]": instruction                                              |                  |                                                                   |

Fig. 2.3.8 PWM output control setting example





| the watchdog timer flag is clear<br>executed, considering the skip of the |                                                                                              |
|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| executed, considering the skip of th                                      |                                                                                              |
| executed, considering the skip of th                                      |                                                                                              |
|                                                                           | a next instruction according to the watchdag timer flag WDE1                                 |
|                                                                           |                                                                                              |
| IOP instruction after the WRST ins                                        | truction.                                                                                    |
|                                                                           | $\downarrow$                                                                                 |
| Main                                                                      | Routine Execution                                                                            |
|                                                                           | $\downarrow$                                                                                 |
|                                                                           | Repeat                                                                                       |
|                                                                           |                                                                                              |
| RAM back-up mode                                                          |                                                                                              |
|                                                                           |                                                                                              |
|                                                                           |                                                                                              |
| ; WDF flag cleared                                                        |                                                                                              |
| ; WDF flag cleared                                                        |                                                                                              |
| ; Interrupt disabled                                                      |                                                                                              |
| -                                                                         |                                                                                              |
| ; Interrupt disabled                                                      |                                                                                              |
| ; Interrupt disabled                                                      |                                                                                              |
| ; Interrupt disabled<br>; <b>POF</b> instruction enabled                  |                                                                                              |
| <b>,</b>                                                                  | service routine, do not clear watch<br>e executed even if program run-av<br>RAM back-up mode |

Fig. 2.3.10 Watchdog timer setting example



#### 2.3.4 Notes on use

#### (1) Prescaler

Stop counting and then execute the **TABPS** instruction to read from prescaler data. Stop counting and then execute the **TPSAB** instruction to set prescaler data.

#### (2) Count source

Stop timer 1, 2, 3, 4 or LC counting to change its count source.

#### (3) Reading the count values

Stop timer 1, 2, 3 or 4 counting and then execute the **TAB1**, **TAB2**, **TAB3** or **TAB4** instruction to read its data.

#### (4) Writing to the timer

Stop timer 1, 2, 3, 4 or LC counting and then execute the **T1AB**, **T2AB**, **T3AB**, **T4AB** or **TLCA** instruction to write its data.

#### (5) Writing to reload register R1, reload register R3 and reload register R4H

When writing data to reload register R1 while timer 1 is operating respectively, avoid a timing when timer 1 underflows.

When writing data to reload register R3 while timer 3 is operating respectively, avoid a timing when timer 3 underflows.

When writing data to reload register R4H while timer 4 is operating respectively, avoid a timing when timer 4 underflows.

#### (6) Timer 4

- Avoid a timing when timer 4 underflows to stop timer 4.
- When "H" interval extension function of the PWM signal is set to be "valid", set "0116" or more to reload register R4H.

#### (7) Timer 5

Stop timer 5 counting to change its count source.

#### (8) Timer input/output pin

• Set the port C output latch to "0" to output the PWM signal from C/CNTR1 pin.

#### (9) Watchdog timer

- The watchdog timer function is valid after system is released from reset. When not using the watchdog timer function, stop the watchdog timer function and execute the **DWDT** instruction, the **WRST** instruction continuously, and clear the WEF flag to "0".
- The watchdog timer function is valid after system is returned from the power down state. When not using the watchdog timer function, stop the watchdog timer function and execute the **DWDT** instruction and the **WRST** instruction continuously every system is returned from the power down state.
- When the watchdog timer function and power down function are used at the same time, initialize the flag WDF1 with the **WRST** instruction before system enters into the power down state.

### (10) Pulse width input to CNTR0 pin, CNTR1 pin

Refer to section "3.1 Electrical characteristics" for rating value of pulse width input to CNTR0 pin, CNTR1 pin.



# 2.4 A/D converter

The 4524 Group has an 8-channel A/D converter with the 10-bit successive comparison method.

This A/D converter can also be used as a comparator to compare analog voltages input from the analog input pin with preset values.

This section describes the related registers, application examples using the A/D converter and notes.

Figure 2.4.1 shows the A/D converter block diagram.



Fig. 2.4.1 A/D converter structure

# 2.4.1 Related registers

### (1) Interrupt control register V2

Table 2.4.1 shows the interrupt control register V2. Set the contents of this register through register A with the **TV2A** instruction. In addition, the **TAV2** instruction can be used to transfer the contents of register V2 to register A.

### Table 2.4.1 Interrupt control register V2

| Interrupt control register V2 |                               | at reset : 00002  |                                                               | at power               | down : 00002            | R/W      |  |
|-------------------------------|-------------------------------|-------------------|---------------------------------------------------------------|------------------------|-------------------------|----------|--|
| V23                           | Timer 4, serial I/O interrupt | 0                 | Interrupt disabled (SNZT4, SNZSI instruction is va            |                        |                         |          |  |
| V <b>∠</b> 3                  | enable bit (Note 2)           | 1                 | Interrupt enabled (SNZT4, SNZSI instruction is invalid) (Note |                        |                         |          |  |
| V22                           | A/D interrupt enable bit      | 0                 | Interrupt dis                                                 | sabled (SNZAD          | instruction is valid)   |          |  |
| V <b>Z</b> 2                  |                               | 1                 | Interrupt en                                                  | abled (SNZAD           | instruction is invalid) | (Note 3) |  |
| V21                           | Timer 5 interment enable bit  | 0                 | Interrupt dis                                                 | sabled (SNZT5          | instruction is valid)   |          |  |
| V ∠1                          | Timer 5 interrupt enable bit  | 1 Interrupt enabl | abled ( <b>SNZT5</b> i                                        | nstruction is invalid) | (Note 3)                |          |  |
| V20                           | Timer 3 interrupt enable bit  | 0                 | Interrupt dis                                                 | sabled (SNZT3          | instruction is valid)   |          |  |
| v∠0                           |                               | 1                 | Interrupt en                                                  | abled ( <b>SNZT3</b> i | nstruction is invalid)  | (Note 3) |  |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: Select the timer 4 interrupt or serial I/O interrupt by the timer 4, serial I/O interrupt source selection bit (I3<sub>0</sub>).

- 3: These instructions are equivalent to the NOP instruction.
- 4: When setting the A/D converter, V2<sub>3</sub>, V2<sub>1</sub> and V2<sub>0</sub> are not used.

### (2) A/D control register Q1

Table 2.4.2 shows the A/D control register Q1.

Set the contents of this register through register A with the TQ1A instruction.

In addition, the TAQ1 instruction can be used to transfer the contents of register Q1 to register A.

| A/D control register Q1 |                                     | at reset : |     | et : (                                 | 00002 | at power down : state retained | R/W |  |
|-------------------------|-------------------------------------|------------|-----|----------------------------------------|-------|--------------------------------|-----|--|
| Q13                     | A/D operation mode control bit      | 0          |     | A/D conversion mode<br>Comparator mode |       |                                |     |  |
|                         | Q11 Analog input pin selection bits | Q12        | Q11 | Q10                                    |       | Analog input pins              |     |  |
| Q12                     |                                     | 0          | 0   | 0                                      | Ain0  |                                |     |  |
|                         |                                     | 0          | 0   | 1                                      | AIN1  |                                |     |  |
|                         |                                     | 0          | 1   | 0                                      | AIN2  |                                |     |  |
| Q11                     |                                     | 0          | 1   | 1                                      | Аімз  |                                |     |  |
|                         |                                     | 1          | 0   | 0                                      | AIN4  |                                |     |  |
|                         |                                     | 1          | 0   | 1                                      | Ain5  |                                |     |  |
| Q10                     |                                     | 1          | 1   | 0                                      | AIN6  |                                |     |  |
|                         |                                     | 1          | 1   | 1                                      | Ain7  |                                |     |  |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: In order to select AIN7-AIN0, set register Q1 after setting regsiter Q2, Q3.

# (3) A/D control register Q2

Table 2.4.3 shows the A/D control register Q2. Set the contents of this register through register A with the **TQ2A** instruction. The contents of register Q2 is transferred to register A with the **TAQ2** instruction.

| AD control register Q2 |                                                              | at reset : 00002 |             | at power down : state retained | R/W |
|------------------------|--------------------------------------------------------------|------------------|-------------|--------------------------------|-----|
| Q23                    | P2 <sub>3</sub> /A <sub>IN3</sub> pin function selection bit | 0                | P23<br>AIN3 |                                |     |
|                        | P22/AIN2 pin function selection bit                          | 0                | P22         |                                |     |
| Q22                    |                                                              | 1                | Ain2        |                                |     |
| <b>Q2</b> 1            | P21/AIN1 pin function selection bit                          | 0                | P21         |                                |     |
|                        | P2₀/Aι№ pin function selection bit                           | 0                | AIN1<br>P20 |                                |     |
| Q20                    |                                                              | 1                |             |                                |     |

#### Table 2.4.3 A/D control register Q2

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: In order to select AIN3-AIN0, set register Q1 after setting regsiter Q2.

# (4) A/D control register Q3

Table 2.4.4 shows the A/D control register Q3. Set the contents of this register through register A with the **TQ3A** instruction. The contents of register Q3 is transferred to register A with the **TAQ3** instruction.

### Table 2.4.4 A/D control register Q3

| AD control register Q3 |                                                              | at reset : 00002 |             | at power down : state retained | R/W |
|------------------------|--------------------------------------------------------------|------------------|-------------|--------------------------------|-----|
| Q3₃                    | P3 <sub>3</sub> /A <sub>IN7</sub> pin function selection bit | 0                | P33<br>AIN7 | ·                              |     |
| Q32                    | P32/AIN6 pin function selection bit                          | 0                | P32         |                                |     |
|                        |                                                              | 1                | AIN6<br>P31 |                                |     |
| <b>Q3</b> 1            | P31/AIN5 pin function selection bit                          | 0                | P31<br>Ain5 |                                |     |
| Q30                    | P30/AIN4 pin function selection bit                          | 0                | P30         |                                |     |
|                        |                                                              | 1                | AIN4        |                                |     |

**Notes 1:** "R" represents read enabled, and "W" represents write enabled.

**2:** In order to select  $A_{IN7}$ - $A_{IN4}$ , set register Q1 after setting regsiter Q3.

### 2.4.2 A/D converter application examples

### (1) A/D conversion mode

Outline: Analog input signal from a sensor can be converted into digital values. Specifications: Analog voltage values from a sensor is converted into digital values by using a 10bit successive comparison method. Use the AINO pin for this analog input.

Figure 2.4.2 shows the A/D conversion mode setting example.



RENESAS

## 2.4.3 Notes on use

### (1) Note when the A/D conversion starts again

When the A/D conversion starts again with the **ADST** instruction during A/D conversion, the previous input data is invalidated and the A/D conversion starts again.

### (2) A/D converter-1

Each analog input pin is equipped with a capacitor which is used to compare the analog voltage. Accordingly, when the analog voltage is input from the circuit with high-impedance and, charge/ discharge noise is generated and the sufficient A/D accuracy may not be obtained. Therefore, reduce the impedance or, connect a capacitor (0.01  $\mu$ F to 1  $\mu$ F) to analog input pins.

Figure 2.4.3 shows the analog input external circuit example-1.

When the overvoltage applied to the A/D conversion circuit may occur, connect an external circuit in order to keep the voltage within the rated range as shown the Figure 2.4.4. In addition, test the application products sufficiently.





Fig. 2.4.4 Analog input external circuit example-2

Fig. 2.4.3 Analog input external circuit example-1

## (3) Notes for the use of A/D conversion 2

Do not change the operating mode of the A/D converter by bit 3 of register Q1 during A/D conversion (A/D conversion mode and comparator mode).

## (4) Notes for the use of A/D conversion 3

When the operating mode of the A/D converter is changed from the comparator mode to the A/D conversion mode with bit 3 of register Q1 in a program, be careful about the following notes.

- Clear bit 2 of register V2 to "0" to change the operating mode of the A/D converter from the comparator mode to the A/D conversion mode (refer to Figure 2.4.5<sup>(1)</sup>).
- The A/D conversion completion flag (ADF) may be set when the operating mode of the A/D converter is changed from the comparator mode to the A/D conversion mode. Accordingly, set a value to bit 3 of register Q1, and execute the **SNZAD** instruction to clear the ADF flag to "0".



Fig. 2.4.5 A/D converter operating mode program example



#### (5) A/D converter is used at the comparator mode

The analog input voltage is higher than the comparison voltage as a result of comparison, the contents of ADF flag retains "0," not set to "1."

In this case, the A/D interrupt does not occur even when the usage of the A/D interrupt is enabled. Accordingly, consider the time until the comparator operation is completed, and examine the state of ADF flag by software. The comparator operation is completed after 8 machine cycles.

#### (6) Analog input pins

When P20/AIN0–P23/AIN3, P30/AIN4–P33/AIN7 are set to pins for analog input, they cannot be used as I/O ports P2 and P3.

#### (7) TALA instruction

When the **TALA** instruction is executed, the low-order 2 bits of register AD is transferred to the highorder 2 bits of register A, and simultaneously, the low-order 2 bits of register A is "0."

#### (8) Recommended operating conditions when using A/D converter

The recommended operating conditions of supply voltage and system clock frequency when using A/D converter are different from those when not using A/D converter.

Table 2.4.5 shows the recommended operating conditions when using A/D converter.

| Parameter              | Condition                             |      | Unit |      |     |  |
|------------------------|---------------------------------------|------|------|------|-----|--|
| Falameter              | Condition                             | Min. | Тур. | Max. |     |  |
| System clock frequency | VDD = 4.0 to 5.5 V (through mode)     | 0.1  |      | 6.0  | MHz |  |
| (at ceramic resonance) | VDD = 2.7 to 5.5 V (through mode)     | 0.1  |      | 4.4  |     |  |
| (Note 2)               | VDD = 2.7 to 5.5 V (Frequency/2 mode) | 0.1  |      | 3.0  |     |  |
|                        | VDD = 2.7 to 5.5 V (Frequency/4 mode) | 0.1  |      | 1.5  |     |  |
|                        | VDD = 2.7 to 5.5 V (Frequency/8 mode) | 0.1  |      | 0.7  |     |  |
| System clock frequency | VDD = 2.7 to 5.5 V (through mode)     | 0.1  |      | 4.4  | MHz |  |
| (at RC oscillation)    | VDD = 2.7 to 5.5 V (Frequency/2 mode) | 0.1  |      | 2.2  |     |  |
| (Note 2)               | VDD = 2.7 to 5.5 V (Frequency/4 mode) | 0.1  |      | 1.1  |     |  |
|                        | VDD = 2.7 to 5.5 V (Frequency/8 mode) | 0.1  |      | 0.5  |     |  |
| System clock frequency | VDD = 4.0 to 5.5 V (through mode)     | 0.1  |      | 4.8  | MHz |  |
| (ceramic resonance     | VDD = 2.7 to 5.5 V (through mode)     | 0.1  |      | 3.2  |     |  |
| selected, at external  | VDD = 2.7 to 5.5 V (Frequency/2 mode) | 0.1  |      | 2.4  |     |  |
| clock input)           | VDD = 2.7 to 5.5 V (Frequency/4 mode) | 0.1  |      | 1.2  |     |  |
|                        | VDD = 2.7 to 5.5 V (Frequency/8 mode) | 0.1  |      | 0.6  |     |  |

#### Table 2.4.5 Recommended operating conditions (when using A/D converter)

**Note:** The frequency at RC oscillation is affected by a capacitor, a resistor and a microcomputer. So, set the constants within the range of the frequency limits.



# 2.5 Serial I/O

The 4524 Group has a clock-synchronous serial I/O which can be used to transmit and receive 8-bit data. This section describes serial I/O functions, related registers, application examples using serial I/O and notes.

## 2.5.1 Carrier functions

Serial I/O consists of the serial I/O register SI, serial I/O control register J1, serial I/O transmit/receive completion flag SIOF and serial I/O counter.

A clock-synchronous serial I/O uses the shift clock generated by the clock control circuit as a synchronous clock. Accordingly, the data transmit and receive operations are synchronized with this shift clock.

In transmit operation, data is transmitted bit by bit from the SOUT pin synchronously with the falling edges of the shift clock.

In receive operation, data is received bit by bit from the SIN pin synchronously with the rising edges of the shift clock.

Note: 4524 Group only supports LSB-first transmit and receive.

## Shift clock

When using the internal clock of 4524 Group as a synchronous clock, eight shift clock pulses are output from the SCK pin when a transfer operation is started. Also, when using some external clock as a synchronous clock, the clock that is input from the SCK pin is used as the shift clock.

## **Data transfer rate (baudrate)**

When using the internal clock, the data transfer rate can be determined by selecting the instruction clock divided by 2, 4 or 8.

When using an external clock, the clock frequency input to the SCK pin determines the data transfer rate.

Figure 2.5.1 shows the serial I/O block diagram.



Fig. 2.5.1 Serial I/O block diagram



## 2.5.2 Related registers

### (1) Serial I/O register SI

Serial I/O register SI is the 8-bit data transfer serial/parallel conversion register. Data can be set to register SI through registers A and B with the **TSIAB** instruction.

Also, the low-order 4 bits of register SI is transferred to register A, and the high-order 4 bits of register SI is transferred to register B with the **TABSI** instruction.

## (2) Serial I/O transmit/receive completion flag (SIOF)

Serial I/O transmit/receive completion flag (SIOF) is set to "1" when serial data transmit or receive operation completes. The state of SIOF flag can be examined with the skip instruction (**SNZSI**).

## (3) Interrupt control register V2

Table 2.5.1 shows the interrupt control register V2. Set the contents of this register through register A with the **TV2A** instruction. In addition, the **TAV2** instruction can be used to transfer the contents of register V2 to register A.

| Ir           | terrupt control register V2   | at reset : 00002 |                | at power down : 00002                                            |                         | R/W      |  |  |  |
|--------------|-------------------------------|------------------|----------------|------------------------------------------------------------------|-------------------------|----------|--|--|--|
| V23          | Timer 4, serial I/O interrupt |                  | Interrupt dis  | sabled (SNZT4,                                                   | SNZSI instruction is    | s valid) |  |  |  |
| V Z 3        | enable bit (Note 2)           | 1                | Interrupt enal | Interrupt enabled (SNZT4, SNZSI instruction is invalid) (Note 3) |                         |          |  |  |  |
| V22          | A/D interrupt enable bit      | 0                | Interrupt dis  | sabled (SNZAD                                                    | instruction is valid)   |          |  |  |  |
| V <b>Z</b> 2 | A/D Interrupt enable bit      | 1                | Interrupt en   | abled (SNZAD i                                                   | instruction is invalid) | (Note 3) |  |  |  |
| V21          | Timer 5 interrupt enable bit  | 0                | Interrupt dis  | sabled (SNZT5                                                    | instruction is valid)   |          |  |  |  |
| V ∠1         | Timer 5 interrupt enable bit  | 1                | Interrupt en   | abled ( <b>SNZT5</b> i                                           | nstruction is invalid)  | (Note 3) |  |  |  |
| V20          | Timor 2 interrupt enable bit  | 0                | Interrupt dis  | sabled (SNZT3                                                    | instruction is valid)   |          |  |  |  |
| V 20         | Timer 3 interrupt enable bit  | 1                | Interrupt en   | abled ( <b>SNZT3</b> i                                           | nstruction is invalid)  | (Note 3) |  |  |  |

#### Table 2.5.1 Interrupt control register V2

Notes 1: "R" represents read enabled, and "W" represents write enabled.

- 2: Select the timer 4 interrupt or serial I/O interrupt by the timer 4, serial I/O interrupt source selection bit (I3<sub>0</sub>).
- 3: These instructions are equivalent to the NOP instruction.
- 4: When setting the Serial I/O, V2<sub>3</sub>, V2<sub>1</sub> and V2<sub>0</sub> are not used.

#### (4) Interrupt control register I3

Table 2.5.2 shows the interrupt control register I3.

Set the contents of this register through register A with the **TI3A** instruction.

In addition, the TAI3 instruction can be used to transfer the contents of register I3 to register A.

#### Table 2.5.2 Interrupt control register I3

| Interrupt control register 13 |                               | at re | eset : 0 <sub>2</sub>                                 | at power down : state retained | R/W |  |  |
|-------------------------------|-------------------------------|-------|-------------------------------------------------------|--------------------------------|-----|--|--|
| <b>I3</b> 0                   | Timer 4, serial I/O interrupt |       | Timer 4 interrupt valid, serial I/O interrupt invalid |                                |     |  |  |
| 130                           | source selection bit          | 1     | Serial I/O interrupt valid, timer 4 interrupt invalid |                                |     |  |  |



### (5) Serial I/O mode register J1

Table 2.5.3 shows the serial I/O mode register J1. Set the contents of this register through register A with the **TJ1A** instruction. In addition, the **TAJ1** instruction can be used to transfer the contents of register J1 to register A.

Table 2.5.3 Serial I/O mode register J1

| Se          | Serial I/O control register J1     |             |             | et : 00002 at power down : state retained                    |                                                                            | R/W |  |  |  |
|-------------|------------------------------------|-------------|-------------|--------------------------------------------------------------|----------------------------------------------------------------------------|-----|--|--|--|
|             |                                    | J1₃         | <b>J1</b> 2 |                                                              | Synchronous clock                                                          |     |  |  |  |
| J1₃         | Sarial I/O avrahranava alaak       | 0           | 0           | Instruction                                                  | Instruction clock (INSTCK) divided by 8                                    |     |  |  |  |
|             | Serial I/O synchronous clock       | 0           | 1           | Instruction                                                  | clock (INSTCK) divided by 4                                                |     |  |  |  |
| <b>J1</b> 2 | selection bits                     | 1           | 0           | Instruction clock (INSTCK) divided by 2                      |                                                                            |     |  |  |  |
|             |                                    | 1           | 1           | External clo                                                 | ock (Sск input)                                                            |     |  |  |  |
|             |                                    | <b>J1</b> ₁ | J10         |                                                              | Port function                                                              |     |  |  |  |
| <b>J1</b> 1 | Serial I/O port function selection | 0           | 0           | D6, D5, D4 selected/Sск, Sout, SiN not selected              |                                                                            |     |  |  |  |
|             | bits                               |             | 1           | Sск, Sout, D₄ selected/D <sub>6</sub> , D₅, SiN not selected |                                                                            |     |  |  |  |
| J1o         |                                    |             | 0           | Scк, D₅, Sin                                                 | selected/D <sub>6</sub> , Sout, D <sub>4</sub> not selected                |     |  |  |  |
|             |                                    | 1           | 1           | Sck, Sout, S                                                 | Sin selected/D <sub>6</sub> , D <sub>5</sub> , D <sub>4</sub> not selected |     |  |  |  |



## 2.5.3 Operation description

Figure 2.5.2 shows the serial I/O connection example, Figure 2.5.3 shows the serial I/O register state, and Figure 2.5.4 shows the serial I/O transfer timing.



## Fig. 2.5.2 Serial I/O connection example





2.5 Serial I/O

| Sout            | M7' M0 M1 M2 M3 M4 M5 M6 M7                               |
|-----------------|-----------------------------------------------------------|
| SIN             | S7' S0 S1 S2 S3 S4 S5 S6 S7                               |
| SST instruction |                                                           |
|                 |                                                           |
| Scк             |                                                           |
| Slave           |                                                           |
| SST instruction |                                                           |
| Control signal  |                                                           |
| Sout            | $S_{7'}$ $S_0$ $S_1$ $S_2$ $S_3$ $S_4$ $S_5$ $S_6$ $S_7$  |
| SIN             | M7' M0 M1 M2 M3 M4 M5 M6 M7                               |
|                 |                                                           |
|                 | ntents of master serial I/O register                      |
| So-S7: Cont     | tents of slave serial I/O register<br>cx: Serial input    |
| Falling of So   | ск: Serial output<br>ntents of previous master, slave MSB |

Fig. 2.5.4 Serial I/O transfer timing



The full duplex communication of master and slave is described using the connection example shown in Figure 2.5.2.

#### (1) Transmit/receive operation of master

- Set the transmit data to the serial I/O register SI with the **TSIAB** instruction.
   When the **TSIAB** instruction is executed, the contents of register A are transferred to the low-order 4 bits of register SI and the contents of register B are transferred to the high-order 4 bits of register SI.
- <sup>(2)</sup> Check whether the microcomputer on the slave side is ready to transmit/receive or not. In the connection example in Figure 2.5.2, check that the input level of control signal is "L" level.
- ③ Start serial transmit/receive with the SST instruction. When the SST instruction is executed, the serial I/O transmit/receive completion flag (SIOF) is cleared to "0."
- ④ The transmit data is output from the SOUT pin synchronously with the falling edges of the shift clock.
- <sup>⑤</sup> The transmit data is output bit by bit beginning with the LSB of register SI. Each time one bit is output, the contents of register SI is shifted one bit position toward the LSB.
- <sup>®</sup> Also, the receive data is input from the SIN pin synchronously with the rising edges of the shift clock.
- $\ensuremath{\mathbb C}$  The receive data is input bit by bit to the MSB of register SI.
- Intersective data is taken in within the serial I/O interrupt service routine; or the data is taken in after examining the completion of the transmit/receive operation with the SNZSI instruction without using an interrupt.
  - Also, the SIOF flag is cleared to "0" when an interrupt occurs or the SNZSI instruction is executed.
- Notes 1: Repeat steps 1 through 9 to transmit/receive multiple data in succession.
  - 2: For the program on the master side, start to transmit the next data at the next timing (control signal turns "L"). Do not start to transmit the next data during the previous data transfer (control signal = "L").



#### (2) Transmit/receive operation of slave

- ① Set the transmit data into the serial I/O register SI with the **TSIAB** instruction. When the **TSIAB** instruction is executed, the contents of register A are transferred to the loworder bits of register SI and the contents of register B are transferred to the high-order bits of register SI. At this time, the SCK pin must be at the "H" level.
- ② Start serial transmit/receive with the SST instruction. However, in Figure 2.5.2 where an external clock is selected, transmit/receive is not started until the clock is input. When the SST instruction is executed, the serial I/O transmit/receive completion flag (SIOF) is cleared to "0."
- <sup>③</sup> The microcomputer on the master side is informed that the receiving side is ready to receive. In the connection example in Figure 2.5.2, the control signal "L" level is output.
- ④ The transmit data is output from the SOUT pin synchronously with the falling edges of the shift clock.
- <sup>(5)</sup> The transmit data is output bit by bit beginning with the LSB of register SI. Each time one bit is output, the contents of register SI are shifted to one bit position toward the LSB.
- 6 Also, the receive data is input from the SIN pin synchronously with the rising edges of the shift clock.
- The receive data is input bit by bit to the MSB of register SI.
- Read the receive data within the serial I/O interrupt service routine; or read the data after examining the completion of the transmit/receive operation with the SNZSI instruction without using an interrupt. Also, the SIOF flag is cleared to "0" when an interrupt occurs or the SNZSI instruction is executed.
- <sup>®</sup> Set the control signal pin level to "H" after the receive operation is completed.

Note: Repeat steps ① through ⑩ to transmit/receive multiple data in succession.

#### 2.5.4 Serial I/O application example

(1) Serial I/O

**Outline:** The 4524 Group can communicate with peripheral ICs. **Specifications:** Figure 2.5.2 Serial I/O connection example.

Figure 2.5.5 shows the setting example when a serial I/O interrupt of master side is not used, and Figure 2.5.6 shows the slave serial I/O setting example.



|                                                                                                                                                                                                         | _ |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Disable Interrupts (Note)                                                                                                                                                                               |   |
| Timer 4 and serial I/O interrupt are temporarily disabled.         Interrupt enable flag INTE       0       All interrupts disabled [DI]                                                                |   |
| Interrupt control register V2 $\begin{bmatrix} b3 & b0 \\ 0 & X & X \end{bmatrix}$ b3: Timer 4 and serial I/O interrupts occurrence disabled [TV2A]                                                     |   |
| $\downarrow$                                                                                                                                                                                            |   |
| <ul> <li>Select Serial I/O Interrupt (Note)</li> <li>Serial I/O is selected for the interrupt source.</li> </ul>                                                                                        |   |
| Interrupt control register I3                                                                                                                                                                           |   |
| $\downarrow$                                                                                                                                                                                            |   |
| ③ Set Port<br>Port for control signal is set to input.                                                                                                                                                  |   |
| b3     b0       Register Y     0     0     1     1     Specify bit position of port D [TYA]                                                                                                             |   |
| Port D3 output latch 1 Set to input [SD]                                                                                                                                                                |   |
| Port output structure control register FR1 0 x x x b3: Port D3 N-channel open-drain output selected                                                                                                     |   |
|                                                                                                                                                                                                         |   |
| b3 b0 b3, b2: Instruction clock divided by 4 is selected for<br>Serial I/O control regsiter JI 0 1 1 1 synchronous clock                                                                                |   |
| b1, b0: Serial I/O ports Scк, Sout, Sin selected                                                                                                                                                        |   |
|                                                                                                                                                                                                         |   |
| Serial I/O interrupt activated condition is cleared.<br>Serial I/O transmit/receive completion flag SIOF 0 Serial I/O interrupt activated condition cleared [SNZS]                                      |   |
|                                                                                                                                                                                                         |   |
| Note when the interrupt request is cleared<br>When (5) is executed, considering the skip of the next instruction according to the flag SIOF,<br>insert the NOP instruction after the SNZSI instruction. |   |
| $\downarrow$                                                                                                                                                                                            |   |
| (6) Set Interrupts (Note)<br>Interrupts except serial I/O interrupt is enabled. [EI]                                                                                                                    |   |
| $\downarrow$                                                                                                                                                                                            |   |
| <ul> <li>Transmit Data</li> <li>Transmit data is set to serial I/O register.</li> </ul>                                                                                                                 |   |
| Serial I/O register SI XX16 [TSIAB]                                                                                                                                                                     |   |
| $\downarrow$                                                                                                                                                                                            |   |
| (a) Check Start Condition of Serial I/O Operation<br>Whether the transmit/receive of the slave side can be performed (pin level of control signal = "L") or not is checked.                             |   |
| b3b0Register Y0011Port D3 output latch1Set to input [SD]                                                                                                                                                |   |
| Port D3 input level check [SZD]                                                                                                                                                                         |   |
| $\downarrow$                                                                                                                                                                                            |   |
| (In the transmit/receive of the slave side can be performed, serial transfer is started. [SST]                                                                                                          |   |
| $\downarrow$                                                                                                                                                                                            |   |
| (10 Check Serial I/O Interrupt Request<br>SIOF flag is checked. [SNZSI]                                                                                                                                 |   |
| $\downarrow$                                                                                                                                                                                            |   |
| <ul> <li>Receive Data Processing</li> <li>Data processing received by serial transfer is executed.</li> </ul>                                                                                           |   |
| Register SI → register A, register B [TABSI]                                                                                                                                                            |   |
| $igstarrow$ When serial communication is executed, repeat ${\mathbb T}$ to ${\mathbb T}$ .                                                                                                              |   |
| Note: ①, ② and ⑥ are not required when timer 4 interrupt is used.                                                                                                                                       |   |
| "X": it can be "0" or "1."<br>"[]": instruction                                                                                                                                                         |   |
| ig. 2.5.5 Setting example when a serial I/O of master side is not used                                                                                                                                  |   |

RENESAS

| <ul> <li>① Disable Interrupts</li> <li>Timer 4 and serial I/O interrupt are temporarily disabled.</li> </ul>                                                                  |     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Interrupt enable flag INTE 0 All interrupts disabled [DI]                                                                                                                     |     |
| Interrupt control register V2 0 x x b3: Timer 4 and serial I/O interrupts occurrence disabled [TV:                                                                            | 2AJ |
| ↓                                                                                                                                                                             | ~   |
| <ul> <li>Select Serial I/O Interrupt<br/>Serial I/O is selected for the interrupt source.</li> </ul>                                                                          |     |
| Interrupt control register I3                                                                                                                                                 | J   |
| ↓<br>                                                                                                                                                                         | _   |
| ③ Set Port<br>Port for control signal is set to "H" output.                                                                                                                   |     |
| $\frac{b3}{b0}$                                                                                                                                                               |     |
| Register Y       0       0       1       1       Specify bit position of port D [TYA]         Port D3 output latch       1       Set to "H" output [SD]         b3       b0   |     |
| Port output structure control register FR1 1 x x x b3: Port D3 CMOS output selected                                                                                           | J   |
| ↓<br>                                                                                                                                                                         | _   |
| Set Serial I/O     [TJ1A]     b3     b0     b3, b2: External clock is selected for synchronous clo                                                                            |     |
| Serial I/O control regsiter JI 1 1 1 1 b1, b0: Serial I/O ports SCK, SOUT, SIN selected                                                                                       |     |
| $\checkmark$                                                                                                                                                                  | _   |
| © Clear Interrupt Request                                                                                                                                                     | 7   |
| Serial I/O interrupt activated condition is cleared.<br>Serial I/O transmit/receive completion flag SIOF 0 Serial I/O interrupt activated condition cleared [SNZS]            | sn] |
| Serial I/O transmit/receive completion flag SIOF O Serial I/O interrupt activated condition cleared [SNZS                                                                     | ッ   |
|                                                                                                                                                                               |     |
| Note when the interrupt request is cleared<br>When (5) is executed, considering the skip of the next instruction according to the flag SIOF,                                  |     |
| insert the <b>NOP</b> instruction after the <b>SNZSI</b> instruction.                                                                                                         |     |
| $\downarrow$                                                                                                                                                                  |     |
| 6 Set Interrupts                                                                                                                                                              | 7   |
| The Serial I/O interrupt which is temporarily disabled is enabled.                                                                                                            |     |
| Interrupt control register V2                                                                                                                                                 | A1  |
| Interrupt enable flag INTE All interrupts enabled [EI]                                                                                                                        | .)  |
| $\downarrow$                                                                                                                                                                  | -   |
| © Set Transmit Data                                                                                                                                                           |     |
| Transmit data is set to serial I/O register.<br>Serial I/O register SI XX16 [TSIAB]                                                                                           |     |
|                                                                                                                                                                               | ノ   |
| ✓<br>(® Set Start of Serial 1/0 Operation                                                                                                                                     |     |
| ® Set Start of Serial I/O Operation<br>Serial I/O operation enabled state (serial transfer started, control signal "L" level output) is set.                                  |     |
| Serial transfer start [SST]                                                                                                                                                   |     |
| Register Y 0 0 1 1 Specify bit position of port D [ <b>TYA</b> ]                                                                                                              |     |
| Port D3 output latch 0 Set to "L" output [ <b>RD</b> ]                                                                                                                        | J   |
| · · · · · · · · · · · · · · · · · · ·                                                                                                                                         | /   |
|                                                                                                                                                                               |     |
| Serial transmit/receive by clock of master side                                                                                                                               |     |
| $\downarrow$                                                                                                                                                                  |     |
| (9) Receive Data Processing by Serial I/O interrupt<br>Serial I/O operation disabled state (control signal "H" level output) is set and received data processing is performed | ;d. |
| Register Y 0 0 1 1 Specify bit position of port D [ <b>TYA</b> ]                                                                                                              |     |
| Port D3 output latch 1 Set to "H" output [SD]                                                                                                                                 |     |
| Register SI → register A, register B [ <b>TABSI</b> ]                                                                                                                         | ノ   |
| $\checkmark$                                                                                                                                                                  |     |
| When serial communication is executed, repeat ⑦ to ⑨.<br>"X": it can be "0" or "1."                                                                                           |     |
| "X": it can be "0" or "1."<br>"[]": instruction                                                                                                                               |     |
| . 2.5.6 Setting example when a serial I/O interrupt of slave side is used                                                                                                     |     |
|                                                                                                                                                                               |     |

RENESAS

### 2.5.5 Notes on use

### (1) Note when an external clock is used as a synchronous clock:

- An external clock is selected as the synchronous clock, the clock is not controlled internally.
- Serial transmit/receive is continued as long as an external clock is input. If an external clock is input 9 times or more and serial transmit/receive is continued, the receive data is transferred directly as transmit data, so that be sure to control the clock externally.

Note also that the SIOF flag is set to "1" when a clock is counted 8 times.

- Be sure to set the initial input level on the external clock pin to "H" level.
- Refer to section "3.1 Electrical characteristics" when using serial I/O with an external clock.



# 2.6 LCD function

The 4524 Group has an LCD (Liquid Crystal Display) controller/driver.

4 common signal output pins and 20 segment signal output pins can be used to drive the LCD. By using these pins, up to 80 segments (when 1/4 duty and 1/3 bias are selected) can be controlled to display. This section describes the LCD operation description, related registers, application examples using the LCD and notes.

## 2.6.1 Operation description

## (1) LCD duty and bias control

Table 2.6.1 shows the duty and maximum number of displayed pixels. Use bits 0 and 1 of LCD control register (L1) to select the proper display method for the LCD panel being used. The LCD power input pins ( $V_{LC1}-V_{LC3}$ ) are also used as pins SEG<sub>0</sub>-SEG<sub>2</sub>. The internal power ( $V_{DD}$ ) is used for the LCD power.

| Table | 2.6.1 | Duty   | and   | maximum | number | of |
|-------|-------|--------|-------|---------|--------|----|
|       | dis   | splaye | d pix | els     |        |    |

| Dut  | Bias | Maximum number      | Llood COM pipe    |  |  |
|------|------|---------------------|-------------------|--|--|
| Duty | DIas | of displayed pixels | Used COM pins     |  |  |
| 1/2  | 1/2  | 40 segments         | COM0, COM1 (Note) |  |  |
| 1/3  | 1/3  | 60 segments         | COM0-COM2 (Note)  |  |  |
| 1/4  | 1/3  | 80 segments         | COM0–COM3         |  |  |

Note: Leave unused COM pins open.



Fig. 2.6.1 LCD clock control circuit structure

## (2) LCD drive timing

The LCD clock frequency (F) and frame frequency generating the LCD drive timing are shown below. Figure 2.6.1 shows the structure of the LCD clock circuit.

• When the prescaler output (ORCLK) is used for the timer LC count source (W62 = "1")

$$F = ORCLK \times \frac{1}{||C| + 1||} \times \frac{1}{2}$$

$$(1) \qquad (2) \qquad (3)$$

• When bit 4 (T5<sub>4</sub>) of timer 5 is used for the timer LC count source (W62 = "0")

$$F = T5_4 \times \frac{1}{LC + 1} \times \frac{1}{2}$$

$$(1) \quad (2) \quad (3)$$

The frame frequency for each display method can be obtained by the following formula.

Frame frequency =  $\frac{F}{n}$  (Hz) [F: Frame frequency, 1/n: Duty]

Frame period = 
$$\frac{n}{F}$$
 (s)

2.6 LCD function

## (3) LCD display method

The 4524 Group has the LCD RAM area for the LCD display.

When "1" is written to a bit in the LCD RAM data, the display pixel which correspond to the bit automatically turns on.

Figure 2.6.2 shows the LCD RAM map.

| Х      |      |                  | 12   |      |       |                  | 13    |       |       | 1                | 4     |       |
|--------|------|------------------|------|------|-------|------------------|-------|-------|-------|------------------|-------|-------|
| Y Bits | 3    | 2                | 1    | 0    | 3     | 2                | 1     | 0     | 3     | 2                | 1     | 0     |
| 8      | SEG0 | SEG0             | SEG0 | SEG0 | SEG8  | SEG8             | SEG8  | SEG8  | SEG16 | SEG16            | SEG16 | SEG16 |
| 9      | SEG1 | SEG1             | SEG1 | SEG1 | SEG9  | SEG9             | SEG9  | SEG9  | SEG17 | SEG17            | SEG17 | SEG17 |
| 10     | SEG2 | SEG2             | SEG2 | SEG2 | SEG10 | SEG10            | SEG10 | SEG10 | SEG18 | SEG18            | SEG18 | SEG18 |
| 11     | SEG3 | SEG3             | SEG3 | SEG3 | SEG11 | SEG11            | SEG11 | SEG11 | SEG19 | SEG19            | SEG19 | SEG19 |
| 12     | SEG4 | SEG4             | SEG4 | SEG4 | SEG12 | SEG12            | SEG12 | SEG12 |       |                  |       |       |
| 13     | SEG5 | SEG5             | SEG5 | SEG5 | SEG13 | SEG13            | SEG13 | SEG13 |       |                  |       |       |
| 14     | SEG6 | SEG6             | SEG6 | SEG6 | SEG14 | SEG14            | SEG14 | SEG14 |       |                  |       |       |
| 15     | SEG7 | SEG7             | SEG7 | SEG7 | SEG15 | SEG15            | SEG15 | SEG15 |       |                  |       |       |
| COM    | COM3 | COM <sub>2</sub> | COM1 | COM0 | COM3  | COM <sub>2</sub> | COM1  | COM0  | СОМз  | COM <sub>2</sub> | COM1  | COM0  |

Note: The area marked " \_\_\_\_\_ " is not the LCD display RAM.

#### Fig. 2.6.2 LCD RAM map

## 2.6.2 Related registers

#### (1) LCD control register L1

Table 2.6.2 shows the LCD control register L1.

Set the contents of this register through register A with the **TL1A** instruction. The **TAL1** instruction can be used to transfer the contents of register L1 to register A.

| Table | 2.6.2 | LCD | control | register | L1 |
|-------|-------|-----|---------|----------|----|
|-------|-------|-----|---------|----------|----|

| LCD control register L1 |                                     |   | res | et:00002   | at power dow | n : state retained | R/W |
|-------------------------|-------------------------------------|---|-----|------------|--------------|--------------------|-----|
| 1.10                    | Internal dividing resistor for LCD  |   | 0   | 2r X 3, 2r | X 2          |                    |     |
| L13                     | power supply selection bit (Note 2) |   | 1   | r X 3, r X | 2            |                    |     |
| 1 10 LCD on/off hit     |                                     |   | 0   | Off        |              |                    |     |
| L12                     | LCD on/off bit                      |   | 1   | On         |              |                    |     |
|                         |                                     |   | L10 |            | Duty         | Bias               |     |
| L11                     |                                     | 0 | 0   |            | Not av       | vailable           |     |
|                         | LCD duty and bias selection bits    | 0 | 1   |            | 1/2          | 1/2                |     |
| L10                     |                                     | 1 | 0   |            | 1/3          | 1/3                |     |
| _                       |                                     |   | 1   |            | 1/4          | 1/3                |     |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: "r (resistor) multiplied by 3" is used at 1/3 bias, and "r multiplied by 2" is used at 1/2 bias.



2.6 LCD function

## (2) LCD control register L2

Table 2.6.3 shows the LCD control register L2. Set the contents of this register through register A with the **TL2A** instruction.

### Table 2.6.3 LCD control register L2

|      | LCD control register L2            | at res | et:11112     | at power down : state retained | W |
|------|------------------------------------|--------|--------------|--------------------------------|---|
| 1.20 | VLC3/SEG0 function switch bit      | 0      | SEG0         |                                |   |
| L23  | (Note 2)                           | 1      | VLC3         |                                |   |
| L22  | VLC2/SEG1 function switch bit      | 0      | SEG1         |                                |   |
|      | (Note 3)                           |        | VLC2         |                                |   |
| L21  | VLC1/SEG2 function switch bit      | 0      | SEG2         |                                |   |
| LZ1  | (Note 3)                           | 1      | VLC1         |                                |   |
| L20  | Internal dividing resistor for LCD | 0      | Internal div | iding resistor valid           |   |
| L20  | power supply control bit           | 1      | Internal div | iding resistor invalid         |   |

Notes 1: "W" represents write enabled.

**2:**  $V_{LC3}$  is connected to  $V_{DD}$  internally when SEG<sub>0</sub> pin is selected.

**3:** Use internal dividing resistor when SEG<sub>1</sub> and SEG<sub>2</sub> pins are selected.

#### (3) Timer control register W6

Table 2.6.4 shows the timer control register W6. Set the contents of this register through register A with the **TW6A** instruction. In addition, the **TAW6** instruction can be used to transfer the contents of register W6 to register A.

#### Table 2.6.4 Timer control register W6

| -                        | Timer control register W6         |                                            | et: 00002                                        | at power down : state retained | R/W |  |  |
|--------------------------|-----------------------------------|--------------------------------------------|--------------------------------------------------|--------------------------------|-----|--|--|
| W63 Timer LC control bit |                                   | 0                                          | Stop (state retained)                            |                                |     |  |  |
| VV 03                    | Timer LC control bit              | 1                                          | Operating                                        |                                |     |  |  |
| W62                      | Timer LC count source selection   | 0                                          | Bit 4 (T54) of timer 5                           |                                |     |  |  |
| VV 02                    | bit                               | 1 Prescaler output (ORCLK)                 |                                                  |                                |     |  |  |
| W61                      | CNTR1 output auto-control circuit | 0                                          | 0 CNTR1 output auto-control circuit not selected |                                |     |  |  |
| selection bit            |                                   | CNTR1 output auto-control circuit selected |                                                  |                                |     |  |  |
| W60                      | D7/CNTR0 pin function selection   | 0                                          | D <sub>7</sub> (I/O)/CNTR0 input                 |                                |     |  |  |
| VV 00                    | bit (Note 2)                      | 1                                          | CNTR0 inp                                        | ut/output/D7 (input)           |     |  |  |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: CNTR0 input is valid only when CNTR0 input is selected for the timer 1 count source.

3: When setting the LCD,  $W6_1$ ,  $W6_0$  are not used.



## 2.6.3 LCD application examples

### (1) LCD display

LCD display function can be used to display 80 pixels (maximum 4 common X 20 segment).

Outline: LCD can be displayed easily by using the LCD display function.

**Specifications:** 1/4 duty and 1/3 bias LCD is displayed by using LCD display panel example. Bit 4 of timer 5 is used for the LCD clock source, the sub-clock f(XCIN) = 32.768 kHz is used for the timer 5 clock source, and the frame frequency is set to 85.3 Hz.

Figure 2.6.3 shows the LCD display panel example, Figure 2.6.4 shows the segment assignment example, Figure 2.6.5 shows the LCD RAM assignment example, and Table 2.6.6 shows the initial setting example.



Fig. 2.6.3 LCD display panel example





| Х     |            | (           | 0          |             | 1      |                  |              |             |                | 2                | 2    |         | م<br>م |
|-------|------------|-------------|------------|-------------|--------|------------------|--------------|-------------|----------------|------------------|------|---------|--------|
| Y Bit | 3          | 2           | 1          | 0           | 3      | 2                | 1            | 0           | 3              | 2                | 1    | 0       | f      |
| 8     | ①-g        | <b>①-e</b>  | ①-d        | ①-C         | Start  | <b>①-f</b>       | <b>①-b</b>   | <b>①-a</b>  | We.            | Tu.              | Mo.  | Su.     | U_g_   |
| 9     | <b>②-g</b> | 2-e         | <b>②-d</b> | <b>②-C</b>  | Stop   | <b>②-f</b>       | <b>②-b</b>   | <b>②-a</b>  | Every<br>weeks | Sa.              | Fr.  | Tu.     | e ∬    |
| 10    | 3-g        | 3-f         | 3-d        | 3-C         | •      | 3-f              | 3 <b>-</b> b | 3-a         | BS             | СН               | EP   | SP      |        |
| 11    | <b>④-g</b> | <b>④-e</b>  | <b>④-d</b> | <b>④-</b> C | Unused | <b>④-f</b>       | <b>④-b</b>   | <b>④-a</b>  | ()             | P.M.             | A.M. | Program | $\sim$ |
| 12    | ⑤-g        | 5-e         | ⑤-d        | <b>⑤-C</b>  | •      | 5-f              | ⑤-b          | ⑤-a         |                |                  |      |         |        |
| 13    | <b>6-g</b> | <u>®-е</u>  | 6-d        | <b>6-c</b>  | Unused | <b>6-f</b>       | <b>6-b</b>   | <u>®</u> -а |                |                  |      |         |        |
| 14    | ⑦-g        | <i></i> ⑦-е | ⑦-d        | <b>⊘-с</b>  | Unused | <b>⑦-f</b>       | <b>⑦-b</b>   | ⑦-a         |                |                  |      |         |        |
| 15    | ®-g        | ®-е         | <b>®-d</b> | <b>8-C</b>  | Unused | <b>®-f</b>       | <b>®-b</b>   | ®-a         |                |                  |      |         |        |
| COM   | COM3       | COM2        | COM1       | COM0        | COM3   | COM <sub>2</sub> | COM1         | COM0        | СОМз           | COM <sub>2</sub> | COM1 | COM0    |        |

**Note:** — LCD display RAM is not assigned.

#### Fig. 2.6.5 LCD RAM assignment example





RENESAS

### 2.6.4 Notes on use

- (1) Timer LC count source Stop timer LC counting to change timer LC count source.
- (2) Writing to timer LC Stop timer LC counting and then execute the data write instruction (TLCA).

## (3) V⊥c₃/SEG₀ pin

When the V<sub>LC3</sub> pin function is selected, apply voltage of V<sub>LC3</sub> < V<sub>DD</sub> to the pin externally.

## (4) VLC2/SEG1 pin, VLC1/SEG2 pin

- When the V<sub>LC2</sub> pin and V<sub>LC1</sub> pin functions are selected and the internal dividing resistor is not used; Apply voltage of  $0 < V_{LC1} < V_{LC2} < V_{LC3}$  to these pins. Short the V<sub>LC2</sub> pin and V<sub>LC1</sub> pin at 1/2 bias.
- When SEG<sub>1</sub> and SEG<sub>2</sub> pin function is selected; Use the internal dividing resistor.

## (5) LCD power circuit

Select the LCD power circuit suitable for LCD panel and evaluate the display state on the actual system.



## 2.7 Reset

System reset is performed by applying "L" level to the RESET pin for 1 machine cycle or more when the following conditions are satisfied:

• the value of supply voltage is the minimum value or more of the recommended operating conditions. Then when "H" level is applied to RESET pin, the program starts from address 0 in page 0 after elapsing of the internal oscillation stabilizing time (On-chip oscillator (internal oscillator) clock is counted for 5400 to 5424 times). Figure 2.7.2 shows the oscillation stabilizing time.

### 2.7.1 Reset circuit

The 4524 Group has the voltage drop detection circuit.

#### (1) Power-on reset

Reset can be automatically performed at power on (power-on reset) by the built-in power-on reset circuit. When the built-in power-on reset circuit is used, the time for the supply voltage to rise from 0 V to the minimum rating value of the recommended operating conditions must be set to 100  $\mu$ s or less. If the rising time exceeds 100  $\mu$ s, connect a capacitor between the RESET pin and Vss at the shortest distance, and input "L" level to RESET pin until the value of supply voltage reaches the minimum rating value of the recommended operating conditions.





Rev.2.00 Aug, 06 2004 REJ09B0107-0200Z RENESAS

### 2.7.2 Internal state at reset

Figure 2.7.3 shows the internal state at reset. The contents of timers, registers, flags and RAM other than shown in Figure 2.7.3 are undefined, so that set them to initial values.

| Program counter (PC)                                | [0   0   0   0   0   0   0   0   0   0 |
|-----------------------------------------------------|----------------------------------------|
| Address 0 in page 0 is set to program counter.      | _                                      |
| Interrupt enable flag (INTE)                        |                                        |
| Power down flag (P)                                 |                                        |
| • External 0 interrupt request flag (EXF0)          | 0                                      |
| • External 1 interrupt request flag (EXF1)          | 0                                      |
| Interrupt control register V1                       |                                        |
| Interrupt control register V2                       |                                        |
| Interrupt control register I1                       |                                        |
| Interrupt control register I2                       |                                        |
| Interrupt control register I3                       | 0                                      |
| • Timer 1 interrupt request flag (T1F)              | 0                                      |
| • Timer 2 interrupt request flag (T2F)              | 0                                      |
| • Timer 3 interrupt request flag (T3F)              | 0                                      |
| • Timer 4 interrupt request flag (T4F)              | 0                                      |
| • Timer 5 interrupt request flag (T5F)              | 0                                      |
| • Watchdog timer flags (WDF1, WDF2)                 | 0                                      |
| • Watchdog timer enable flag (WEF)                  | 1                                      |
| • Timer control register PA                         |                                        |
| • Timer control register W1                         |                                        |
| • Timer control register W2                         |                                        |
| • Timer control register W3                         |                                        |
| • Timer control register W4                         |                                        |
| • Timer control register W5                         |                                        |
| • Timer control register W6                         |                                        |
| Clock control register MR                           |                                        |
| • Serial I/O transmit/receive completion flag (SIOF |                                        |
| Serial I/O mode register J1                         |                                        |
| -                                                   | serial I/O port not selected)          |
| • Serial I/O register SI                            | XXXXXXXX                               |
| A/D conversion completion flag (ADF)                |                                        |
| A/D control register Q1                             |                                        |
| A/D control register Q2                             |                                        |
| • A/D control register Q3                           |                                        |
| • Successive approximation register AD X X X        |                                        |
| Comparator registerX                                |                                        |
| LCD control register L1                             |                                        |
| LCD control register L2                             |                                        |
| -                                                   |                                        |
|                                                     |                                        |
|                                                     | "V" roprogoto undefined                |
|                                                     | "X" represents undefined.              |

Fig. 2.7.3 Internal state at reset



| • Key-on wakeup control register K0                                       |                           |
|---------------------------------------------------------------------------|---------------------------|
| • Key-on wakeup control register K1                                       |                           |
| Key-on wakeup control register K2                                         |                           |
| Pull-up control register PU0                                              |                           |
| • Pull-up control register PU1                                            |                           |
| Port output structure control register FR0                                |                           |
| • Port output structure control register FR1                              |                           |
| Port output structure control register FR2                                |                           |
| Port output structure control register FR3                                |                           |
| Carry flag (CY)                                                           |                           |
| Register A                                                                |                           |
| Register B                                                                |                           |
| Register D     X X X                                                      |                           |
|                                                                           |                           |
| Register E                                                                |                           |
| Register X     0 0 0 0                                                    |                           |
| • Register Y                                                              |                           |
| • Register Z                                                              |                           |
| Stack pointer (SP)                                                        |                           |
| <ul> <li>Operation source clock On-chip oscillator (operating)</li> </ul> |                           |
| Ceramic resonator circuit     Operating                                   |                           |
| RC oscillation circuitStop                                                |                           |
| Quartz-crystal oscillator     Operating                                   |                           |
|                                                                           | "X" represents undefined. |

### Fig. 2.7.4 Internal state at reset

#### 2.7.3 Notes on use

#### (1) Register initial value

The initial value of the following registers are undefined after system is released from reset. After system is released from reset, set initial values.

- Register Z (2 bits)
- Register D (3 bits)
- Register E (8 bits)

#### (2) Power-on reset

Reset can be automatically performed at power on (power-on reset) by the built-in power-on reset circuit. When the built-in power-on reset circuit is used, the time for the supply voltage to rise from 0 V to the minimum rating value of the recommended operating conditions must be set to 100  $\mu$ s or less. If the rising time exceeds 100  $\mu$ s, connect a capacitor between the RESET pin and Vss at the shortest distance, and input "L" level to RESET pin until the value of supply voltage reaches the minimum rating value of the recommended operating conditions.

Refer to section "**3.1 Electrical characteristics**" for the reset voltage of the recommended operating conditions.

# 2.8 Voltage drop detection circuit

The built-in voltage drop detection circuit is designed to detect a drop in voltage and to reset the microcomputer if the supply voltage drops below a set value.

Figure 2.8.1 shows the voltage drop detection circuit, and Figure 2.8.2 shows the operation waveform example of the voltage drop detection circuit. Table 2.8.1 shows the voltage drop detection circuit operation state. Refer to section "**3.1 Electrical characteristics**" for the reset voltage of the voltage drop detection circuit.







## Fig. 2.8.2 Voltage drop detection circuit operation waveform example

#### Table 2.8.1 Voltage drop detection circuit operation state

| VDCE pin | At CPU operating | At power down                      | At power down                  |
|----------|------------------|------------------------------------|--------------------------------|
|          |                  | (SVDE instruction is not executed) | (SVDE instruction is executed) |
| "L"      | Invalid          | Invalid                            | Invalid                        |
| "H"      | Valid            | Invalid                            | Valid                          |



#### 2.8.1 Note on use

The voltage drop detection circuit detection voltage of this product is set up lower than the minimum value of the supply voltage of the recommended operating conditions.

When the supply voltage of a microcomputer falls below to the minimum value of recommended operating conditions and re-goes up (ex. battery exchange of an application product), depending on the capacity value of the bypass capacitor added to the power supply pin, the following case may cause program failure (Figure 2.8.3);

supply voltage does not fall below to VRST, and

• its voltage re-goes up with no reset.

In such a case, please design a system which supply voltage is once reduced below to VRST and re-goes up after that.



Fig. 2.8.3 VDD and VRST



## 2.9 Power down

The 4524 Group has the clock operating mode and RAM back-up mode for the power down function. In this section, the state transition, each power down function related register and application example for the power down function are described.

Figure 2.9.1 shows the state transition.





### 2.9.1 Power down mode

The system goes into power down mode when the **POF** or **POF2** instruction is executed immediately after the **EPOF** instruction is executed. Table 2.9.1 shows the function and state retained at power down mode. Also, Table 2.9.2 shows the return source from this state.

## (1) Clock operating mode

The system goes into clock operating mode when the **POF** instruction is executed immediately after the **EPOF** instruction is executed.

As main clock oscillation (XIN-XOUT) and system clock stop with RAM, the state of reset circuit, subclock oscillation circuit (XCIN-XCOUT), LCD display and timer 5 retained, current dissipation can be reduced.

## (2) RAM back-up mode

The system goes into RAM back-up mode when the **POF2** instruction is executed immediately after the **EPOF** instruction is executed.

As oscillation stops with RAM and the state of reset circuit retained, current dissipation can be reduced without losing the contents of RAM.



| Evention                                         | Power do        | wn mode     |
|--------------------------------------------------|-----------------|-------------|
| Function                                         | Clock operating | RAM back-up |
| Program counter (PC), registers A, B,            | X               | X           |
| carry flag (CY), stack pointer (SP) (Note 2)     |                 |             |
| Contents of RAM                                  | 0               | 0           |
| Interrupt control registers V1, V2               | X               | X           |
| Interrupt control registers I1 to I3             | 0               | 0           |
| Selected oscillation circuit                     | 0               | 0           |
| Clock control register MR                        | 0               | 0           |
| Timer 1 to timer 4 functions                     | (Note 3)        | (Note 3)    |
| Timer 5 function                                 | 0               | 0           |
| Timer LC function                                | 0               | (Note 3)    |
| Watchdog timer function                          | × (Note 4)      | × (Note 4)  |
| Timer control registers PA, W4                   | X               | X           |
| Timer control registers W1 to W3, W5, W6         | 0               | 0           |
| Serial I/O function                              | X               | Х           |
| Serial I/O control register J1                   | 0               | 0           |
| A/D function                                     | X               | X           |
| A/D control registers Q1 to Q3                   | 0               | 0           |
| LCD display function                             | 0               | (Note 5)    |
| LCD control registers L1, L2                     | 0               | 0           |
| Voltage drop detection circuit                   | (Note 6)        | (Note 6)    |
| Port level                                       | (Note 7)        | (Note 7)    |
| Pull-up control registers PU0, PU1               | 0               | 0           |
| Key-on wakeup control registers K0 to K2         | 0               | 0           |
| Port output format control registers FR0 to FR3  | 0               | 0           |
| External interrupt request flags (EXF0, EXF1)    | X               | X           |
| Timer interrupt request flags (T1F to T4F)       | (Note 3)        | (Note 3)    |
| Timer interrupt request flag (T5F)               | 0               | 0           |
| A/D conversion completion flag (ADF)             | X               | X           |
| Serial I/O transmit/receive completion flag SIOF | X               | X           |
| Interrupt enable flag (INTE)                     | X               | X           |
| Watchdog timer flags (WDF1, WDF2)                | × (Note 4)      | × (Note 4)  |
| Watchdog timer enable flag (WEF)                 | × (Note 4)      | × (Note 4)  |

## Table 2.9.1 Functions and states retained at power down mode

Notes 1: "O" represents that the function can be retained, and "X" represents that the function is initialized. Registers and flags other than the above are undefined at power down, and set an initial value after returning.

2: The stack pointer (SP) points the level of the stack register and is initialized to "7" at power down.

3: The state of the timer is undefined.

**4:** Initialize the watchdog timer flag WDF1 with the WRST instruction, and then go into the power down state.

- 5: LCD is turned off.
- 6: When the SVDE instruction is executed and the "H" level is applied to the VDCE pin, this function is valid at power down.
- 7: In the power down mode, C/CNTR1 pin outputs "L" level. However, when the CNTR input is selected (W11, W10="11"), C/CNTR1 pin is in an input enabled state (output=high-impedance). Other ports retain their respective output levels.

| Table 2.9.2 | Return | source and | return | condition |
|-------------|--------|------------|--------|-----------|
|-------------|--------|------------|--------|-----------|

| R        | leturn source   | Return condition                        | Remarks                                                        |
|----------|-----------------|-----------------------------------------|----------------------------------------------------------------|
|          | Ports P00-P03   | Return by an external "L" level         | The key-on wakeup function can be selected by one              |
| al       | Ports P10-P13   | input.                                  | port unit. Set the port using the key-on wakeup function       |
| signal   |                 |                                         | to "H" level before going into the power down state.           |
|          | INT0 pin        | Return by an external "H" level         | Select the return level ("L" level or "H" level) with register |
| wakeup   | INT1 pin        | or "L" level input, or rising edge      | I1 (I2) and return condition (return by level or edge)         |
| ма       |                 | ("L" $\rightarrow$ "H") or falling edge | with register K2 according to the external state before        |
| Jal      |                 | ("H"→"L").                              | going into the power down state.                               |
| External |                 | When the return signal is input,        |                                                                |
| Ш        |                 | the interrupt request flag (EXF0,       |                                                                |
|          |                 | EXF1) is not set to "1".                |                                                                |
| Tim      | er 5 interrupt  | Return by timer 5 underflow or          | Clear T5F to "0" with the SNZT5 instruction before             |
| requ     | uest flag (T5F) | by setting T5F to "1".                  | system goes into the power down state.                         |
|          |                 | It can be used in the clock             | When system goes into the power down state while               |
|          |                 | operating mode.                         | T5F is "1", system returns from the state immediately          |
|          |                 |                                         | because it is recognized as return condition.                  |

## (3) Start condition identification

When system returns from both power down mode and reset, program is started from address 0 in page 0.

The start condition (warm start or cold start) can be identified by examining the state of the power down flag (P) with the **SNZP** instruction.

The warm start condition (Timer 5 or external wakeup signal) can be identified by examining the state of T5F flag with the **SNZT5** instruction.

| Table | 2.9.3 | Start | condition | identification |
|-------|-------|-------|-----------|----------------|
|-------|-------|-------|-----------|----------------|

|            | Start condition                         | P flag | Timer 5 interrupt request flag |
|------------|-----------------------------------------|--------|--------------------------------|
| Warm start | External wakeup signal input            | 1      | 0                              |
|            | Timer 5 underflow                       | 1      | 1                              |
| Cold start | Reset pulse input to RESET pin          | 0      | 0                              |
| (Reset)    | Reset by watchdog timer                 |        |                                |
|            | Reset by voltage drop detection circuit |        |                                |



Fig. 2.9.2 Start condition identified example



### 2.9.2 Related registers

### (1) Interrupt control register I1

Table 2.9.4 shows the interrupt control register I1. Set the contents of this register through register A with the **TI1A** instruction. In addition, the **TAI1** instruction can be used to transfer the contents of register I1 to register A.

### Table 2.9.4 Interrupt control register I1

| -   | Interrupt control register 11                                       | at res | et:00002                                                 | at power down : state retained       | R/W       |
|-----|---------------------------------------------------------------------|--------|----------------------------------------------------------|--------------------------------------|-----------|
| I13 | INTO pip input control bit (Note 2)                                 | 0      | INT0 pin input disabled                                  |                                      |           |
| 113 | INT0 pin input control bit (Note 2)                                 | 1      | INT0 pin in                                              | put enabled                          |           |
|     |                                                                     |        | Falling waveform/"L" level ("L" level is recognized with |                                      |           |
| 112 | Interrupt valid waveform for INT0<br>pin/return level selection bit | 0      | the SNZIO instruction)                                   |                                      |           |
| 112 |                                                                     | 1      | Rising wav                                               | eform/"H" level ("H" level is recogn | ized with |
|     | (Note 2)                                                            | 1      | the SNZIO                                                | instruction)                         |           |
| 111 | INT0 pin edge detection circuit                                     | 0      | One-sided edge detected                                  |                                      |           |
| 111 | control bit                                                         | 1      | Both edges detected                                      |                                      |           |
| 110 | INT0 pin Timer 1 count start                                        | 0      | Timer 1 co                                               | unt start synchronous circuit not se | elected   |
| 110 | synchronous circuit selection bit                                   | 1      | Timer 1 co                                               | unt start synchronous circuit select | ed        |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: When the contents of I12 and I13 are changed, the external interrupt request flag EXF0 may be set. Accordingly, clear EXF0 flag with the **SNZ0** instruction when the bit 0 (V10) of register V1 to "0". In this time, set the **NOP** instruction after the **SNZ0** instruction, for the case when a skip is performed with the **SNZ0** instruction.

3: When setting the power down, I11-I10 are not used.

#### (2) Interrupt control register I2

Table 2.9.5 shows the interrupt control register I2.

Set the contents of this register through register A with the **TI2A** instruction.

In addition, the TAI2 instruction can be used to transfer the contents of register I2 to register A.

|             | Interrupt control register 12                                                            |   | et:00002                                             | at power down : state retained       | R/W       |  |
|-------------|------------------------------------------------------------------------------------------|---|------------------------------------------------------|--------------------------------------|-----------|--|
| 123         | INITI nin innut control hit (Note 2)                                                     | 0 | INT1 pin input disabled                              |                                      |           |  |
| 123         | INT1 pin input control bit (Note 2)                                                      | 1 | INT1 pin in                                          | INT1 pin input enabled               |           |  |
|             | Interrupt valid waveform for INT1<br>pin/return level selection bit<br>( <b>Note 2</b> ) | 0 | Falling wav                                          | eform/"L" level ("L" level is recogn | ized with |  |
| 122         |                                                                                          |   | the SNZI1 instruction)                               |                                      |           |  |
| 122         |                                                                                          | 1 | Rising wave                                          | eform/"H" level ("H" level is recogn | ized with |  |
|             |                                                                                          |   | the SNZI1                                            | instruction)                         |           |  |
| <b>I</b> 21 | INT1 pin edge detection circuit                                                          |   | One-sided                                            | edge detected                        |           |  |
| 121         | control bit                                                                              | 1 | Both edges detected                                  |                                      |           |  |
| 120         | INT1 pin Timer 3 count start                                                             | 0 | Timer 3 count start synchronous circuit not selected |                                      |           |  |
| 120         | synchronous circuit selection bit                                                        | 1 | Timer 3 count start synchronous circuit selected     |                                      |           |  |

### Table 2.9.5 Interrupt control register I2

**Notes 1:** "R" represents read enabled, and "W" represents write enabled.

2: When the contents of I22 and I23 are changed, the external interrupt request flag EXF1 may be set. Accordingly, clear EXF1 flag with the SNZ1 instruction when the bit 1 (V11) of register V1 to "0". In this time, set the NOP instruction after the SNZ1 instruction, for the case when a skip is performed with the SNZ1 instruction.

**3:** When setting the power down, I21–I20 are not used.

## (3) Clock control register MR

Table 2.9.6 shows the clock control register MR. Set the contents of this register through register A with the **TMRA** instruction. The contents of register MR is transferred to register A with the **TAMR** instruction.

| Table 2.9.6 Clock control register MR | Table | 2.9.6 | Clock | control | register | MR |
|---------------------------------------|-------|-------|-------|---------|----------|----|
|---------------------------------------|-------|-------|-------|---------|----------|----|

| (   | Clock control register MR      |     | at reset : 11002 |                                | at power down : state retained | R/W |  |
|-----|--------------------------------|-----|------------------|--------------------------------|--------------------------------|-----|--|
|     |                                | MRз | MR2              |                                | Operation mode                 |     |  |
| MRз |                                | 0   | 0                | Through-mo                     | ode (frequency not divided)    |     |  |
|     | Operation mode selection bits  | 0   | 1                | Frequency                      | divided by 2 mode              |     |  |
| MR2 |                                | 1   | 0                | Frequency                      | divided by 4 mode              |     |  |
|     |                                |     | 1                | Frequency                      | divided by 8 mode              |     |  |
|     | Main clock oscillation circuit | - U |                  | Main clock                     | oscillation enabled            |     |  |
| MR1 | control bit                    |     |                  | Main clock                     | oscillation stop               |     |  |
|     | System clock selection bit     | 0   |                  | Main clock (f(XIN) or f(RING)) |                                |     |  |
| MR0 |                                |     | 1                | Sub-clock (                    | f(XCIN))                       |     |  |

Note: "R" represents read enabled, and "W" represents write enabled.

#### (4) Pull-up control register PU0

Table 2.9.7 shows the pull-up control register PU0. Set the contents of this register through register A with the **TPU0A** instruction. The contents of register PU0 is transferred to register A with the **TAPU0** instruction.

Table 2.9.7 Pull-up control register PU0

| Pull-up control register PU0 |                                | at reset : 00002 |                          | at power down : state retained | R/W |  |  |
|------------------------------|--------------------------------|------------------|--------------------------|--------------------------------|-----|--|--|
|                              | Port P03                       | 0                | ) Pull-up transistor OFF |                                |     |  |  |
| PU03                         | pull-up transistor control bit | 1                | Pull-up transistor ON    |                                |     |  |  |
| PU02                         | Port P02                       | 0                | Pull-up transistor OFF   |                                |     |  |  |
|                              | pull-up transistor control bit | 1                | Pull-up transistor ON    |                                |     |  |  |
| PU01                         | Port P01                       | 0                | Pull-up transistor OFF   |                                |     |  |  |
| P001                         | pull-up transistor control bit | 1                | Pull-up transistor ON    |                                |     |  |  |
| PU00                         | Port P00                       | 0                | Pull-up transistor OFF   |                                |     |  |  |
|                              | pull-up transistor control bit | 1                | Pull-up transistor ON    |                                |     |  |  |



## (5) Pull-up control register PU1

Table 2.9.8 shows the pull-up control register PU1. Set the contents of this register through register A with the **TPU1A** instruction. The contents of register PU1 is transferred to register A with the **TAPU1** instruction.

| Pull-up control register PU1 |                                | at reset : 00002 |                        | at power down : state retained | R/W |  |
|------------------------------|--------------------------------|------------------|------------------------|--------------------------------|-----|--|
|                              | Port P13                       | 0                | Pull-up transistor OFF |                                |     |  |
| PU13                         | pull-up transistor control bit | 1                | Pull-up transistor ON  |                                |     |  |
| PU12                         | Port P12                       | 0                | Pull-up transistor OFF |                                |     |  |
|                              | pull-up transistor control bit | 1                | Pull-up transistor ON  |                                |     |  |
| DUA.                         | Port P11                       | 0                | Pull-up transistor OFF |                                |     |  |
| PU11                         | pull-up transistor control bit | 1                | Pull-up transistor ON  |                                |     |  |
| PU10                         | Port P10                       | 0                | Pull-up transistor OFF |                                |     |  |
|                              | pull-up transistor control bit | 1                | Pull-up transistor ON  |                                |     |  |

#### Table 2.9.8 Pull-up control register PU1

**Note:** "R" represents read enabled, and "W" represents write enabled.

## (6) Key-on wakeup control register K0

Table 2.9.9 shows the key-on wakeup control register K0. Set the contents of this register through register A with the **TK0A** instruction. The contents of register K0 is transferred to register A with the **TAK0** instruction.

#### Table 2.9.9 Key-on wakeup control register K0

| Key-on wakeup control register K0 |                           | at reset : 00002 |                        | at power down : state retained | R/W |  |  |
|-----------------------------------|---------------------------|------------------|------------------------|--------------------------------|-----|--|--|
| Port P03                          |                           | 0                | Key-on wakeup not used |                                |     |  |  |
| K03                               | key-on wakeup control bit | 1                | Key-on wakeup used     |                                |     |  |  |
| K02                               | Port P02                  | 0                | Key-on wakeup not used |                                |     |  |  |
|                                   | key-on wakeup control bit | 1                | Key-on wakeup used     |                                |     |  |  |
|                                   | Port P01                  | 0                | Key-on wakeup not used |                                |     |  |  |
| K01                               | key-on wakeup control bit | 1                | Key-on wakeup used     |                                |     |  |  |
| K00                               | Port P00                  | 0                | Key-on wakeup not used |                                |     |  |  |
| <b>N</b> 00                       | key-on wakeup control bit | 1                | Key-on wakeup used     |                                |     |  |  |



## (7) Key-on wakeup control register K1

Table 2.9.10 shows the key-on wakeup control register K1. Set the contents of this register through register A with the **TK1A** instruction. The contents of register K1 is transferred to register A with the **TAK1** instruction.

| Key-on wakeup control register K1 |                           | at reset : 00002 |                        | at power down : state retained | R/W |  |  |
|-----------------------------------|---------------------------|------------------|------------------------|--------------------------------|-----|--|--|
| Port P13                          |                           | 0                | Key-on wakeup not used |                                |     |  |  |
| K13                               | key-on wakeup control bit | 1                | Key-on wakeup used     |                                |     |  |  |
| K1o                               | Port P12                  | 0                | Key-on wakeup not used |                                |     |  |  |
| K12                               | key-on wakeup control bit | 1                | Key-on wakeup used     |                                |     |  |  |
| K11                               | Port P11                  | 0                | Key-on wakeup not used |                                |     |  |  |
| <b>N</b> 11                       | key-on wakeup control bit | 1                | Key-on wakeup used     |                                |     |  |  |
| K1o                               | Port P10                  | 0                | Key-on wakeup not used |                                |     |  |  |
| K10                               | key-on wakeup control bit | 1                | Key-on wak             | keup used                      |     |  |  |

#### Table 2.9.10 Key-on wakeup control register K1

Note: "R" represents read enabled, and "W" represents write enabled.

#### (8) Key-on wakeup control register K2

Table 2.9.11 shows the key-on wakeup control register K2. Set the contents of this register through register A with the **TK2A** instruction. The contents of register K2 is transferred to register A with the **TAK2** instruction.

#### Table 2.9.11 Key-on wakeup control register K2

| Key-on wakeup control register K2 |                                | at reset : 00002 |                       | at power down : state retained | R/W |  |  |
|-----------------------------------|--------------------------------|------------------|-----------------------|--------------------------------|-----|--|--|
| K23                               | INT1 pin return condition      |                  | Return by level       |                                |     |  |  |
| NZ3                               | selection bit                  | 1                | Return by edge        |                                |     |  |  |
| K22                               | INT1 pin key-on wakeup control | 0                | Key-on wakeup invalid |                                |     |  |  |
| <b>NZ</b> 2                       | bit                            | 1                | Key-on wakeup valid   |                                |     |  |  |
| K21                               | INTO pin return condition      |                  | Returned by level     |                                |     |  |  |
| <b>KZ</b> 1                       | selection bit                  | 1                | Returned by edge      |                                |     |  |  |
| K20                               | INT0 pin key-on wakeup control | 0                | Key-on wak            | ceup invalid                   |     |  |  |
| r\20                              | bit                            | 1                | Key-on wakeup valid   |                                |     |  |  |



## 2.9.3 Power down function application example

#### (1) Clock display

A clock which is high-accuracy and low-power dissipation can be set up by using a 32.768 kHz quartz-crystal oscillator as a sub-clock and executing the **POF** instruction.

**Outline:** The power dissipation can be reduced by using the **POF** instruction.

**Specifications:** Time is displayed by the LCD and a 32.768 kHz quartz-crystal oscillator. The main routine is executed by key input.

Figure 2.9.3 shows the software setting example.



Fig. 2.9.3 Software setting example



### 2.9.4 Notes on use

### (1) POF instruction, POF2 instruction

Execute the **POF** or **POF2** instruction immediately after executing the **EPOF** instruction to enter the power down state.

Note that system cannot enter the power down state when executing only the **POF** or **POF2** instruction. Be sure to disable interrupts by executing the **DI** instruction before executing the **EPOF** instruction and the **POF** or **POF2** instruction.

### (2) Key-on wakeup function

After checking none of the return condition for ports (P0, P1, INT0 and INT1 specified with register K0–K2) with valid key-on wakeup function is satisfied, execute the **POF** or **POF2** instruction. If at least one of return condition for ports with valid key-on wakeup function is satisfied, system returns from the power downn state immediately after the **POF** or **POF2** instruction is executed.

#### (3) Timer 5 interrupt request flag

When POF or POF2 instruction is executed while T5F is "1", system returns from the power down state immediately.

## (4) Return from power down mode

After system returns from power down mode, set the undefined registers and flags. The initial value of the following registers are undefined at power down. After system is returned from power down mode, set initial values.

- Register Z (2 bits)
- Register X (4 bits)
- Register Y (4 bits)
- Register D (3 bits)
- Register E (8 bits)

#### (5) Watchdog timer

- The watchdog timer function is valid after system is returned from the power down state. When not using the watchdog timer function, stop the watchdog timer function with the **DWDT** instruction and the **WRST** instruction continuously every system is returned from the power down.
- When the watchdog timer function and power down function are used at the same time, initialize the flag WDF1 with the **WRST** instruction before system goes into the power down state.

#### (6) Port D8/INT0 pin

When the power down mode is used by clearing the bit 3 of register 11 to "0" and setting the input of INT0 pin to be disabled, be careful about the following note.

• When the input of INT0 pin is disabled (register I13 = "0"), clear bit 0 of register K2 to "0" to invalidate the key-on wakeup before system goes into the power down mode.

#### (7) Port D<sub>9</sub>/INT1 pin

When the power down mode is used by clearing the bit 3 of register I2 to "0" and setting the input of INT1 pin to be disabled, be careful about the following note.

• When the input of INT1 pin is disabled (register I23 = "0"), clear bit 2 of register K2 to "0" to invalidate the key-on wakeup before system goes into the power down mode.

#### (8) External clock

When the external clock signal is used as the main clock (f(XIN)), note that the power down mode (**POF** or **POF2** instruction) cannot be used.

# 2.10 Oscillation circuit

The 4524 Group has an internal oscillation circuit to produce the clock required for microcomputer operation. The ceramic resonator or the RC oscillation can be used for the main clock (f(XIN)).

After system is released from reset, the 4524 Group starts operation by the clock output from the on-chip oscillator which is the internal oscillator.

## 2.10.1 Oscillation circuit

(1) Main clock generating circuit (f(XIN))

The ceramic resonator or RC oscillation can be used for the main clock (f(XIN)).

After system is released from reset, the 4524 Group starts operation by the clock output from the on-chip oscillator which is the internal oscillator.

When the ceramic resonator is used, execute the **CMCK** instruction. When the RC oscillation is used, execute the **CRCK** instruction. The selection of oscillation circuit by the **CMCK** or **CRCK** instruction is valid only at once. The oscillation circuit corresponding to the first executed one of these two instructions is valid. Another oscillation circuit and the on-chip oscillator stop.

Execute the **CMCK** or the **CRCK** instruction in the initial setting routine of program (executing it in address 0 in page 0 is recommended). Also, when the **CMCK** or the **CRCK** instruction is not executed in program, the 4524 Group operates by the on-chip oscillator.

## (2) On-chip oscillator operation

When the MCU operates by the on-chip oscillator as the main clock (f(XIN)) without using the ceramic resonator or the RC oscillation, connect XIN pin to Vss and leave XOUT pin open (Figure 2.10.2).

The clock frequency of the on-chip oscillator depends on the supply voltage and the operation temperature range.

Be careful that margin of frequencies when designing application products.



Fig. 2.10.1 Switch to ceramic oscillation/RC oscillation



Fig. 2.10.2 Handling of XIN and XOUT when operating on-chip oscillator



#### (3) Ceramic resonator

When the ceramic resonator is used as the main clock (f(XIN)), connect the ceramic resonator and the external circuit to pins XIN and XOUT at the shortest distance. Then, execute the **CMCK** instruction. A feedback resistor is built in between pins XIN and XOUT (Figure 2.10.3).

## (4) RC oscillation

When the RC oscillation is used as the main clock (f(XIN)), connect the XIN pin to the external circuit of resistor R and the capacitor C at the shortest distance and leave XOUT pin open. Then, execute the **CRCK** instruction (Figure 2.10.4).

The frequency is affected by a capacitor, a resistor and a microcomputer.

So, set the constants within the range of the frequency limits.

#### (5) External clock

When the external clock signal is used as the main clock (f(XIN)), connect the XIN pin to the clock source and leave XOUT pin open. Then, execute the **CMCK** instruction (Figure 2.10.5). Be careful that the maximum value of the oscillation frequency when using the external clock differs from the value when using the ceramic resonator (refer to section "3.1 Electrical characteristics").

Also, note that the power down function (**POF** or **POF2** instruction) cannot be used when using the external clock.

#### (6) Sub-clock generating circuit f(XCIN)

The quartz-crystal oscillator can be used for the sub-clock f(XCIN). Connect a quartz-crystal oscillator and this external circuit to pins XCIN and XCOUT at the shortest distance. A feedback resistor is built in between pins XCIN and XCOUT (Figure 2.10.6).



Fig. 2.10.3 Ceramic resonator external circuit



Fig. 2.10.4 External RC oscillation circuit



Fig. 2.10.5 External clock input circuit



Fig. 2.10.6 External quartz-crystal circuit



#### 2.10.2 Oscillation operation

System clock is supplied to CPU and peripheral device as the base clock for the microcomputer operation. For the 4524 Group, the clock supplied is selected from the following;

- on-chip oscillator (internal oscillator),
- the ceramic oscillation circuit, and
- divided clock supplied from RC oscillation circuit. Its division ratio is selected from the following with the register MR;
  - through mode (f(XIN)) (not divided),
  - frequency divided by 2 mode (f(XIN)/2),
  - frequency divided by 4 mode (f(XIN)/4) or
  - frequency divided by 8 mode (f(XIN)/8).

Figure 2.10.7 shows the structure of the clock control circuit.



Fig. 2.10.7 Structure of clock control circuit



#### 2.10.3 Related register

#### (1) Clock control register MR

Table 2.10.1 shows the clock control register MR. Set the contents of this register through register A with the **TMRA** instruction. The contents of register MR is transferred to register A with the **TAMR** instruction.

| Table 2.10.1 Clock control register MR |
|----------------------------------------|
|----------------------------------------|

| Clock control register MR |                                |     | res                              | et:11002                             | at power down : state retained | R/W |  |  |
|---------------------------|--------------------------------|-----|----------------------------------|--------------------------------------|--------------------------------|-----|--|--|
|                           |                                | MRз | MR3MR2 Operation mode            |                                      |                                |     |  |  |
| MR3                       |                                | 0   | 0                                | Through-mode (frequency not divided) |                                |     |  |  |
|                           | Operation mode selection bits  | 0   | 1 Frequency divided by 2 mode    |                                      |                                |     |  |  |
| MR2                       | MR2 1 0 F                      |     |                                  |                                      | divided by 4 mode              |     |  |  |
|                           |                                | 1   | 1                                | 1 Frequency divided by 8 mode        |                                |     |  |  |
|                           | Main clock oscillation circuit | (   | )                                | Main clock                           | oscillation enabled            |     |  |  |
| MR1                       | MR1 control bit                |     |                                  | 1 Main clock oscillation stop        |                                |     |  |  |
| MD.                       | MR0 System clock selection bit |     | 0 Main clock (f(XIN) or f(RING)) |                                      |                                |     |  |  |
| MR0                       | bystem clock selection bit     |     | 1                                | Sub-clock (f(Xcin))                  |                                |     |  |  |

Note: "R" represents read enabled, and "W" represents write enabled.

#### 2.10.4 Notes on use

#### (1) Clock control

Execute the **CMCK** or the **CRCK** instruction to select the main clock (f(XIN)) in the initial setting routine of program (executing it in address 0 in page 0 is recommended).

The oscillation circuit by the **CMCK** or **CRCK** instruction can be selected only at once. The oscillation circuit corresponding to the first executed one of these two instructions is valid. Another oscillation circuits and the on-chip oscillator stop.

#### (2) On-chip oscillator

The clock frequency of the on-chip oscillator depends on the supply voltage and the operation temperature range.

Be careful that margin of frequencies when designing application products.

Also, the oscillation stabilize wait time after system is released from reset is generated by the onchip oscillator clock. When considering the oscillation stabilize wait time after system is released from reset, be careful that the margin of frequencies of the on-chip oscillator clock.

#### (3) External clock

When the external clock signal is used as the main clock (f(XIN)), note that the power down mode (**POF** or **POF2** instruction) cannot be used.

#### (4) Value of a part connected to an oscillator

Values of a capacitor and a resistor of the oscillation circuit depend on the connected oscillator and the board. Accordingly, consult the oscillator manufacturer for values of each part connected the oscillator.



# **CHAPTER 3**

# APPENDIX

- 3.1 Electrical characteristics
- 3.2 Typical characteristics
- 3.3 List of precautions
- 3.4 Notes on noise
- 3.5 Package outline

## 3.1 Electrical characteristics

## 3.1.1 Absolute maximum ratings

#### Table 3.1.1 Absolute maximum ratings

| Symbol | Parameter                                                 | Conditions                          | Ratings         | Unit |
|--------|-----------------------------------------------------------|-------------------------------------|-----------------|------|
| Vdd    | Supply voltage                                            |                                     | -0.3 to 6.5     | V    |
| Vi     | Input voltage                                             |                                     | -0.3 to VDD+0.3 | V    |
|        | P0, P1, P2, P3, P4, D0-D7, RESET, XIN, XCIN, VDCE         |                                     |                 |      |
| Vi     | Input voltage Sck, Sin, CNTR0, CNTR1, INT0, INT1          |                                     | -0.3 to VDD+0.3 | V    |
| Vi     | Input voltage AIN0–AIN7                                   |                                     | -0.3 to VDD+0.3 | V    |
| Vo     | Output voltage                                            | Output transistors in cut-off state | -0.3 to VDD+0.3 | V    |
|        | Р0, Р1, Р2, Р3, Р4, D0–D9, RESET, SCK, SOUT, CNTR0, CNTR1 |                                     |                 |      |
| Vo     | Output voltage C, XOUT, XCOUT                             |                                     | -0.3 to VDD+0.3 | V    |
| Vo     | Output voltage SEG0–SEG19, COM0–COM3                      |                                     | -0.3 to VDD+0.3 | V    |
| Pd     | Power dissipation                                         | Ta = 25 °C                          | 300             | mW   |
| Topr   | Operating temperature range                               |                                     | -20 to 85       | °C   |
| Tstg   | Storage temperature range                                 |                                     | -40 to 125      | °C   |



## 3.1.2 Recommended operating conditions

#### Table 3.1.2 Recommended operating conditions 1

(Mask ROM version: Ta = -20 °C to 85 °C, VDD = 2 to 5.5 V, unless otherwise noted) (One Time PROM version: Ta = -20 °C to 85 °C, VDD = 2.5 to 5.5 V, unless otherwise noted)

| Symbol      | Parameter                                       | Conditio                  | ne                                      |          | Limits | 1       | Unit     |
|-------------|-------------------------------------------------|---------------------------|-----------------------------------------|----------|--------|---------|----------|
|             | T arameter                                      |                           | -                                       | Min.     | Тур.   | Max.    |          |
| Vdd         | Supply voltage                                  | Mask ROM version          | f(STCK) ≤ 6 MHz                         | 4        |        | 5.5     | V        |
|             | (when ceramic resonator is used)                |                           | f(STCK) ≤ 4.4 MHz                       | 2.7      |        | 5.5     |          |
|             |                                                 |                           | f(STCK) ≤ 2.2 MHz                       | 2        |        | 5.5     |          |
|             |                                                 | One Time PROM version     | f(STCK) ≤ 6 MHz                         | 4        |        | 5.5     |          |
|             |                                                 |                           | f(STCK) ≤ 4.4 MHz                       | 2.7      |        | 5.5     |          |
|             |                                                 |                           | f(STCK) ≤ 2.2 MHz                       | 2.5      |        | 5.5     |          |
| Vdd         | Supply voltage<br>(when RC oscillation is used) | f(STCK) ≤ 4.4 MHz         |                                         | 2.7      |        | 5.5     | V        |
| Vram        | RAM back-up voltage                             | at RAM back-up mode       |                                         | 1.8      |        |         | V        |
| Vss         | Supply voltage                                  |                           |                                         |          | 0      |         | V        |
| VLC3        | LCD power supply (Note 1)                       | Mask ROM version          |                                         | 2        |        | Vdd     | V        |
|             |                                                 | One Time PROM version     |                                         | 2.5      |        | Vdd     | 1        |
| Viн         | "H" level input voltage                         | P0, P1, P2, P3, P4, D0-D  | 7, VDCE                                 | 0.8Vdd   |        | Vdd     | V        |
| Vih         | "H" level input voltage                         | XIN, XCIN                 | ,                                       | 0.7Vdd   |        | Vdd     | V        |
| Viн         | "H" level input voltage                         | RESET                     |                                         | 0.85Vdd  |        | Vdd     | V        |
| Vih         | "H" level input voltage                         | SCK, SIN, CNTR0, CNTR1    | . INTO. INT1                            | 0.8Vdd   |        | VDD     | V        |
| VIL         | "L" level input voltage                         | P0, P1, P2, P3, P4, D0–D  |                                         | 0        |        | 0.2VDD  | V        |
| VIL         | "L" level input voltage                         | XIN, XCIN                 | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | 0        |        | 0.3VDD  | V        |
| VIL         | "L" level input voltage                         | RESET                     |                                         | 0        |        | 0.3VDD  | V        |
| VIL         | "L" level input voltage                         | SCK, SIN, CNTR0, CNTR1    | INTO INT1                               | 0        |        | 0.15VDD | V        |
| IOH(peak)   | "H" level peak output current                   | P0, P1, P4, D0–D6         | VDD = 5 V                               | <u> </u> |        | -20     | mA       |
| юп(реак)    | Thever peak output current                      | Sck, Sout                 | VDD = 3 V                               |          |        | -10     |          |
| Iон(peak)   | "H" level peak output current                   | D7, C                     | VDD = 5 V                               |          |        | -30     | mA       |
| юп(реак)    | IT level peak output current                    |                           | VDD = 3V<br>VDD = 3V                    |          |        | -15     |          |
|             | "Il" lough ourses output ourrest                | CNTR0, CNTR1              | VDD = 5 V                               |          |        | -10     | mA       |
| Iон(avg)    | "H" level average output current                | P0, P1, P4, D0-D6         | VDD = 3 V<br>VDD = 3 V                  |          |        | -10     |          |
|             | (Note 2)                                        | SCK, SOUT                 | VDD = 5 V                               |          |        | -3      | mA       |
| Iон(avg)    | "H" level average output current                | D7, C                     | VDD = 3 V<br>VDD = 3 V                  |          |        | -20     | 1        |
|             | (Note 2)                                        | CNTR0, CNTR1              |                                         |          |        |         | mA       |
| IOL(peak)   | "L" level peak output current                   | P0, P1, P4                | VDD = 5 V<br>VDD = 3 V                  |          |        | 24      | - "      |
| 1 <b></b> ( |                                                 |                           |                                         |          |        | 12      | mA       |
| IOL(peak)   | "L" level peak output current                   | D0-D9, C, SCK, SOUT,      | VDD = 5 V                               |          |        | 24      | - """    |
|             |                                                 | CNTR0, CNTR1              | VDD = 3 V                               |          |        | 12      |          |
| IOL(peak)   | "L" level peak output current                   | P2, P3, RESET             | VDD = 5 V                               |          |        | 10      | mA       |
|             | // <b>* *</b>                                   |                           | VDD = 3 V                               |          |        | 4       |          |
| IOL(avg)    | "L" level average output current                | P0, P1, P4                | VDD = 5 V                               |          |        | 12      | mA       |
|             | (Note 2)                                        |                           | VDD = 3 V                               |          |        | 6       | <u> </u> |
| IOL(avg)    | "L" level average output current                | D0-D9, C, SCK, SOUT,      | VDD = 5 V                               |          |        | 15      | mA       |
|             | (Note 2)                                        | CNTR0, CNTR1              | VDD = 3 V                               |          |        | 7       | -        |
| loL(avg)    | "L" level average output current                | P2, P3, RESET             | VDD = 5 V                               |          |        | 5       | mA       |
|             | (Note 2)                                        |                           | VDD = 3 V                               |          |        | 2       | -        |
| Σloн(avg)   | "H" level total average current                 | Р0, Р1, D0-D6, SCK, SOUT  |                                         |          |        | -60     | _ mA     |
|             |                                                 | P4, D7, C, CNTR0, CNTR    |                                         |          |        | -60     |          |
| ΣIOL(avg)   | "L" level total average current                 | P0, P1, D0–D6, SCK, SOUT  |                                         |          |        | 80      | mA       |
|             |                                                 | P2, P3, P4, D7–D9, C, RES | SET, CNTR0, CNTR1                       |          |        | 80      |          |

Notes 1: At 1/2 bias: VLC1 = VLC2 = (1/2)•VLC3

At 1/3 bias: VLC1 = (1/3)•VLC3, VLC2 = (2/3)•VLC3

2: The average output current is the average value during 100 ms.



#### 3.1 Electrical characteristics

## Table 3.1.3 Recommended operating conditions 2

(Mask ROM version: Ta = -20 °C to 85 °C, VDD = 2 to 5.5 V, unless otherwise noted) (One Time PROM version: Ta = -20 °C to 85 °C, VDD = 2.5 to 5.5 V, unless otherwise noted)

| Symbol   | Parameter                           |                   | Conditions          |                             |           | Limits |           |      |
|----------|-------------------------------------|-------------------|---------------------|-----------------------------|-----------|--------|-----------|------|
|          |                                     |                   |                     | 1                           | Min.      | Тур.   | Max.      | - Un |
| f(Xin)   | Oscillation frequency               | Mask ROM          | Through mode        | VDD = 4 to 5.5 V            |           |        | 6         | MH   |
|          | (with a ceramic resonator)          | version           |                     | VDD = 2.7 to 5.5 V          |           |        | 4.4       | -    |
|          |                                     |                   |                     | VDD = 2 to 5.5 V            |           |        | 2.2       |      |
|          |                                     |                   | Frequency/2 mode    | VDD = 2.7 to 5.5 V          |           |        | 6         |      |
|          |                                     |                   |                     | VDD = 2 to 5.5 V            |           |        | 4.4       |      |
|          |                                     |                   | Frequency/4, 8 mode | VDD = 2 to 5.5 V            |           |        | 6         |      |
|          |                                     | One Time PROM     | Through mode        | VDD = 4 to 5.5 V            |           |        | 6         |      |
|          |                                     | version           |                     | VDD = 2.7 to 5.5 V          |           |        | 4.4       |      |
|          |                                     |                   |                     | VDD = 2.5 to 5.5 V          |           |        | 2.2       | 1    |
|          |                                     |                   | Frequency/2 mode    | VDD = 2.7 to 5.5 V          |           |        | 6         | 1    |
|          |                                     |                   |                     | VDD = 2.5 to 5.5 V          |           |        | 4.4       |      |
|          |                                     |                   | Frequency/4, 8 mode | VDD = 2.5 to 5.5 V          |           |        | 6         |      |
| f(Xin)   | Oscillation frequency               | VDD = 2.7 to 5.5  | /                   | 1                           |           |        | 4.4       | MF   |
| . ,      | (at RC oscillation) (Note)          |                   |                     |                             |           |        |           |      |
| f(XIN) C | Oscillation frequency               | Mask ROM          | Through mode        | VDD = 4 to 5.5 V            |           |        | 4.8       | MF   |
|          | (with a ceramic resonator selected, | version           |                     | VDD = 2.7 to 5.5 V          |           |        | 3.2       | _    |
|          | external clock input)               |                   |                     | VDD = 2 to 5.5 V            |           |        | 1.6       |      |
|          |                                     | F                 | Frequency/2 mode    | VDD = 2.7 to 5.5 V          |           |        | 4.8       |      |
|          |                                     |                   |                     | VDD = 2 to 5.5 V            |           |        | 3.2       | 1    |
|          |                                     |                   | Frequency/4, 8 mode | VDD = 2 to 5.5 V            |           |        | 4.8       | 1    |
|          |                                     | One Time PROM     | Through mode        | VDD = 4 to 5.5 V            |           |        | 4.8       |      |
|          |                                     | version           |                     | VDD = 2.7 to 5.5 V          |           |        | 3.2       | 1    |
|          |                                     |                   |                     | VDD = 2.5 to 5.5 V          |           |        | 1.6       |      |
|          |                                     |                   | Frequency/2 mode    | VDD = 2.7 to 5.5 V          |           |        | 4.8       | 1    |
|          |                                     |                   |                     | VDD = 2.5 to 5.5 V          | 1 1       |        | 3.2       | 1    |
|          |                                     |                   | Frequency/4, 8 mode | VDD = 2.5 to 5.5 V          |           |        | 4.8       | 1    |
| f(XCIN)  | Oscillation frequency (sub-clock)   | Quartz-crystal os |                     | <u></u>                     |           |        | 50        | kH   |
| f(CNTR)  | Timer external input frequency      | CNTR0, CNTR1      |                     |                             |           |        | f(STCK)/6 | B H  |
| tw(CNTR) | Timer external input period         | CNTR0, CNTR1      |                     |                             | 3/f(STCK) |        | , ,       | s    |
| . ,      | ("H" and "L" pulse width)           |                   |                     |                             |           |        |           |      |
| f(Scк)   | Serial I/O external input frequency | Scк               |                     |                             |           |        | f(STCK)/6 | B H  |
| tw(SCK)  | Serial I/O external input frequency | Scк               |                     |                             | 3/f(STCK) |        |           | s    |
| . ,      | ("H" and "L" pulse width)           |                   |                     |                             |           |        |           |      |
| TPON     | Power-on reset circuit              | Mask ROM versio   | n                   | $VDD = 0 \rightarrow 2 V$   |           |        | 100       | μ    |
|          | valid supply voltage rising time    | One Time PROM     | version             | $VDD = 0 \rightarrow 2.5 V$ |           |        | 100       | 1    |

Note: The frequency is affected by a capacitor, a resistor and a microcomputer. So, set the constants within the range of the frequency limits.





## 3.1.3 Electrical characteristics

#### Table 3.1.4 Electrical characteristics 1

(Mask ROM version: Ta = -20 °C to 85 °C, VDD = 2 to 5.5 V, unless otherwise noted) (One Time PROM version: Ta = -20 °C to 85 °C, VDD = 2.5 to 5.5 V, unless otherwise noted)

| Symbol | Parameter                          | т                  | Test conditions |     | Limits |      |      |
|--------|------------------------------------|--------------------|-----------------|-----|--------|------|------|
| Symbol | Parameter                          | IE                 | lest conditions |     |        | Max. | Unit |
| Vон    | "H" level output voltage           | Vdd = 5 V          | Iон = -10 mA    | 3   |        |      | V    |
|        | P0, P1, P4, D0–D6, SCK, SOUT       |                    | IOH = -3 mA     | 4.1 |        |      |      |
|        |                                    | VDD = 3 V          | Iон = -5 mA     | 2.1 |        |      |      |
|        |                                    |                    | Iон = -1 mA     | 2.4 |        |      |      |
| Vон    | "H" level output voltage           | VDD = 5 V          | Iон = -20 mA    | 3   |        |      | V    |
|        | D7, C, CNTR0, CNTR1                |                    | Iон = -6 mA     | 4.1 |        |      |      |
|        |                                    | VDD = 3 V          | IOH = -10 mA    | 2.1 |        |      |      |
|        |                                    |                    | IOH = -3 mA     | 2.4 |        |      |      |
| Vol    | "L" level output voltage           | VDD = 5 V          | IOL = 12 mA     |     |        | 2    | V    |
|        | P0, P1, P4                         |                    | IOL = 4 mA      |     |        | 0.9  |      |
|        |                                    | VDD = 3 V          | IOL = 6 mA      |     |        | 0.9  | 1    |
|        |                                    |                    | IOL = 2 mA      |     |        | 0.6  |      |
| Vol    | "L" level output voltage           | VDD = 5 V          | IOL = 15 mA     |     |        | 2    | V    |
|        | D0–D9, C, SCK, SOUT, CNTR0, CNTR1  |                    | IOL = 5 mA      |     |        | 0.9  |      |
|        |                                    | VDD = 3 V          | IOL = 9 mA      |     |        | 1.4  | 1    |
|        |                                    |                    | IOL = 3 mA      |     |        | 0.9  |      |
| Vol    | "L" level output voltage           | VDD = 5 V          | IOL = 5 mA      |     |        | 2    | V    |
|        | P2, P3, RESET                      |                    | IOL = 1 mA      |     |        | 0.6  |      |
|        |                                    | VDD = 3 V          | IOL = 2 mA      |     |        | 0.9  | 1    |
| Іін    | "H" level input current            | VI = VDD           |                 |     |        | 1    | μA   |
|        | P0, P1, P2, P3, P4, D0–D7, VDCE,   |                    |                 |     |        |      |      |
|        | RESET, CNTR0, CNTR1, INT0, INT1    |                    |                 |     |        |      |      |
| lı∟    | "L" level input current            | VI = 0 V P0, P1 No | o pull-up       |     |        | -1   | μA   |
|        | P0, P1, P2, P3, P4, D0-D7, VDCE,   |                    |                 |     |        |      |      |
|        | SCK, SIN, CNTR0, CNTR1, INT0, INT1 |                    |                 |     |        |      |      |



## Table 3.1.5 Electrical characteristics 2

(Mask ROM version: Ta = -20 °C to 85 °C, VDD = 2 to 5.5 V, unless otherwise noted) (One Time PROM version: Ta = -20 °C to 85 °C, VDD = 2.5 to 5.5 V, unless otherwise noted)

| Symbol    | Parameter Test conditions |                              |                                       | Limits<br>Min. Typ. Max. |            |          |      |                                         |
|-----------|---------------------------|------------------------------|---------------------------------------|--------------------------|------------|----------|------|-----------------------------------------|
| Symbol    |                           |                              |                                       |                          |            |          | Max. | - Unit                                  |
| Idd       | Supply current            | at active mode               | VDD = 5 V                             | f(STCK) = f(XIN)/8       |            | 1.4      | 2.8  | mA                                      |
|           |                           | (with a ceramic resonator)   | f(XIN) = 6 MHz                        | f(STCK) = f(XIN)/4       |            | 1.6      | 3.2  | _                                       |
|           |                           |                              | f(XCIN) = 32 kHz                      | f(STCK) = f(XIN)/2       |            | 2        | 4    | _                                       |
|           |                           |                              |                                       | f(STCK) = f(XIN)         |            | 2.8      | 5.6  |                                         |
|           |                           |                              | VDD = 5 V                             | f(STCK) = f(XIN)/8       |            | 1.1      | 2.2  | mA                                      |
|           |                           |                              | f(XIN) = 4 MHz                        | f(STCK) = f(XIN)/4       |            | 1.2      | 2.4  | _                                       |
|           |                           |                              | f(XCIN) = 32 kHz                      | f(STCK) = f(XIN)/2       |            | 1.5      | 3    | _                                       |
|           |                           |                              |                                       | f(STCK) = f(XIN)         |            | 2        | 4    |                                         |
|           |                           |                              | VDD = 3 V                             | f(STCK) = f(XIN)/8       |            | 0.4      | 0.8  | mA                                      |
|           |                           |                              | f(XIN) = 4 MHz                        | f(STCK) = f(XIN)/4       |            | 0.5      | 1    |                                         |
|           |                           |                              | f(XCIN) = 32 kHz                      | f(STCK) = f(XIN)/2       |            | 0.6      | 1.2  | -                                       |
|           |                           |                              |                                       | f(STCK) = f(XIN)         |            | 0.8      | 1.6  | -                                       |
|           |                           | at active mode               | Vdd = 5 V                             | f(STCK) = f(XIN)/8       |            | 55       | 110  | μA                                      |
|           |                           | (with a quartz-crystal       | f(XIN) = stop                         | f(STCK) = f(XIN)/4       |            | 60       | 120  | -                                       |
|           |                           | oscillator)                  | f(XCIN) = 32 kHz                      | f(STCK) = f(XIN)/2       |            | 65       | 130  | -                                       |
|           |                           | ,                            |                                       | f(STCK) = f(XIN)         |            | 70       | 140  | -                                       |
|           |                           |                              | VDD = 3 V                             | f(STCK) = f(XIN)/8       |            | 12       | 24   | μA                                      |
|           |                           |                              | f(XIN) = stop                         | f(STCK) = f(XIN)/4       |            | 13       | 26   | -                                       |
|           |                           |                              | f(XCIN) = 32 kHz                      | f(STCK) = f(XIN)/2       |            | 14       | 28   | -                                       |
|           |                           |                              |                                       | f(STCK) = f(XIN)         |            | 15       | 30   | -                                       |
|           |                           | at clock operation mode      | f(XCIN) = 32 kHz                      | VDD = 5 V                |            | 20       | 60   | μA                                      |
|           |                           | (POF instruction execution)  |                                       | VDD = 3 V                |            | 5        | 15   | 1                                       |
|           |                           | at RAM back-up mode          | Ta = 25 °C                            |                          |            | 0.1      | 1    | μA                                      |
|           |                           | (POF2 instruction execution) | VDD = 5 V                             |                          |            |          | 10   | - ^-                                    |
|           |                           |                              | VDD = 3 V                             |                          |            |          | 6    | -                                       |
| Rpu       | Pull-up resistor          | value                        | VI = 0 V                              | VDD = 5 V                | 30         | 60       | 125  | kΩ                                      |
|           | P0, P1, RESET             |                              |                                       | VDD = 3 V                | 50         | 120      | 250  | -                                       |
| VT+ – VT– | Hysteresis                |                              | VDD = 5 V                             |                          |            | 0.2      |      | V                                       |
| • • • •   |                           | R0, CNTR1, INT0, INT1        | VDD = 3 V                             |                          |            | 0.2      |      |                                         |
| VT+ – VT– | Hysteresis RES            |                              | VDD = 5 V                             |                          |            | 1        |      | V                                       |
| ••.       |                           |                              | VDD = 3 V                             |                          |            | 0.4      |      | - °                                     |
| f(RING)   | On-chin oscillat          | tor clock frequency          | VDD = 5 V                             |                          | 1          | 2        | 3    | MHz                                     |
|           |                           | tor clock frequency          | VDD = 3 V<br>VDD = 3 V                |                          | 0.5        | 1        | 1.8  | -                                       |
| Δf(XIN)   | Frequency erro            | r                            | $VDD = 5 V \pm 10 \%$ , Ta            | = 25 °C                  | 0.5        | -        | ±17  | %                                       |
|           | (with RC oscilla          |                              |                                       |                          |            |          |      | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |
|           | `                         | IR, C not included )         | VDD = 5 V ± 10 %, Ta                  | – 25 °C                  |            |          | ±17  | -                                       |
|           | (Note)                    |                              | $VDD = 0 V \pm 10 70, 10$             | 1 - 25 0                 |            |          | ±17  |                                         |
| Rсом      | COM output im             | nodanco                      | VDD = 5 V                             |                          |            | 1.5      | 7.5  | kΩ                                      |
| IXCOW     |                           | pedance                      | VDD = 3 V                             |                          |            | 2        | 10   |                                         |
| RSEG      | SEG output imp            | adance                       | VDD = 5 V                             |                          |            | 2<br>1.5 | 7.5  | kΩ                                      |
| RSEG      |                           | Jeuance                      |                                       |                          |            |          |      | X                                       |
|           | Internel resister         | r for I CD power sweet       | VDD = 3 V                             | vr Or V 2 colootod       | 200        | 2<br>480 | 10   | 10                                      |
| Rvlc      | internal resistor         | r for LCD power supply       | When dividing resisto                 |                          | 300        |          | 960  | kΩ                                      |
|           |                           |                              | When dividing resisto                 |                          | 200<br>150 | 320      | 640  | -                                       |
|           |                           |                              | When dividing resistor r X 3 selected |                          |            | 240      | 480  | -                                       |
|           |                           | When dividing resisto        | or r x 2 selected                     | 100                      | 160        | 320      |      |                                         |

Note: When RC oscillation is used, use the external 33 pF capacitor (C).



#### 3.1.4 A/D converter recommended operating conditions

#### Table 3.1.6 A/D converter recommended operating conditions

(Comparator mode selected, Ta = -20 °C to 85 °C, unless otherwise noted)

| Symbol | Parameter             | C                  | Conditions         |     | Limits |      |        |
|--------|-----------------------|--------------------|--------------------|-----|--------|------|--------|
| Symbol | Falameter             |                    | Conditions         |     | Тур.   | Max. | - Unit |
| Vdd    | Supply voltage        | Ta = 25 °C         | Ta = 25 °C         |     |        | 5.5  | V      |
|        |                       | Ta = -20 to 85 °C  | Ta = -20 to 85 °C  |     |        | 5.5  |        |
| VIA    | Analog input voltage  |                    |                    | 0   |        | Vdd  | V      |
| f(XIN) | Oscillation frequency | VDD = 2.7 to 5.5 V | f(STCK) = f(XIN)/8 | 0.8 |        |      | MHz    |
|        |                       |                    | f(STCK) = f(XIN)/4 | 0.4 |        |      |        |
|        |                       |                    | f(STCK) = f(XIN)/2 | 0.2 |        |      |        |
|        |                       |                    | f(STCK) = f(XIN)   | 0.1 |        |      |        |

#### Table 3.1.7 A/D converter characteristics

(Ta = -20 °C to 85 °C, unless otherwise noted)

| Symbol | Parameter                        |                  | Test conditions                  |      | Limits |      | Unit |
|--------|----------------------------------|------------------|----------------------------------|------|--------|------|------|
| Symbol | Falameter                        |                  | Test conditions                  | Min. | Тур.   | Max. | Unit |
| -      | Resolution                       |                  |                                  |      |        | 10   | bits |
| -      | Linearity error                  | Ta = 25 °C, VDD  | Ta = 25 °C, VDD = 2.7 V to 5.5 V |      |        | ±2   | LSB  |
|        |                                  | Ta = -20 °C to 8 | 85 ° C, VDD = 3 V to 5.5 V       |      |        |      |      |
| -      | Differential non-linearity error | Ta = 25 °C, VDD  | 0 = 2.7 V to 5.5 V               |      |        | ±0.9 | LSB  |
|        |                                  | Ta = -20 °C to 8 | 85 ° C, VDD = 3 V to 5.5 V       |      |        |      |      |
| Vот    | Zero transition voltage          | VDD = 5.12 V     |                                  | 0    | 10     | 20   | mV   |
|        |                                  | VDD = 3.072 V    |                                  | 0    | 6      | 12   | 1    |
| VFST   | Full-scale transition voltage    | VDD = 5.12 V     |                                  | 5110 | 5120   | 5130 | mV   |
|        |                                  | VDD = 3.072 V    | VDD = 3.072 V                    |      | 3069   | 3075 |      |
| IAdd   | A/D operating current            | VDD = 5 V        |                                  |      | 0.3    | 0.9  | mA   |
|        | (Note 1)                         | VDD = 3 V        |                                  |      | 0.1    | 0.3  |      |
| TCONV  | A/D conversion time              | f(XIN) = 6 MHz   | f(STCK) = f(XIN)/8               |      |        | 248  | μs   |
|        |                                  |                  | f(STCK) = f(XIN)/4               |      |        | 124  | ]    |
|        |                                  |                  | f(STCK) = f(XIN)/2               |      |        | 62   |      |
|        |                                  |                  | f(STCK) = f(XIN)                 |      |        | 31   |      |
| -      | Comparator resolution            |                  |                                  |      |        | 8    | bits |
| -      | Comparator error (Note 2)        | VDD = 5.12 V     |                                  |      |        | ±20  | mV   |
|        |                                  | VDD = 3.072 V    |                                  |      |        | ±15  |      |
| -      | Comparator comparison time       | f(XIN) = 6 MHz   | f(STCK) = f(XIN)/8               |      |        | 32   | μs   |
|        |                                  |                  | f(STCK) = f(XIN)/4               |      |        | 16   | ]    |
|        |                                  |                  | f(STCK) = f(XIN)/2               |      |        | 8    | 1    |
|        |                                  |                  | f(STCK) = f(XIN)                 |      |        | 4    | 1    |

Notes 1: When the A/D converter is used, IADD is added to IDD (supply current).

2: As for the error from the ideal value in the comparator mode, when the contents of the comparator register is n, the logic value of the comparison voltage Vref which is generated by the built-in DA converter can be obtained by the following formula.

— Logic value of comparison voltage Vref —

$$V_{ref} = \frac{V_{DD}}{256} \times n$$

n = Value of register AD (n = 0 to 255)



3.1 Electrical characteristics

## 3.1.5 Voltage drop detection circuit characteristics

#### Table 3.1.8 Voltage drop detection circuit characteristics

(Ta = -20 °C to 85 °C, unless otherwise noted)

| Symbol | Parameter                  | Test conditions                                         |           | Limits |      | Unit |      |
|--------|----------------------------|---------------------------------------------------------|-----------|--------|------|------|------|
| Symbol | i diameter                 | Test conditions                                         |           | Min.   | Тур. | Max. | Onit |
| Vrst   | Detection voltage (Note 1) | Ta = 25 °C                                              |           | 3.3    | 3.5  | 3.7  | V    |
|        |                            |                                                         |           | 2.7    |      | 4.2  |      |
| IRST   | Operation current          | at power down                                           | VDD = 5 V |        | 50   | 100  | μA   |
|        |                            | (Note 2)                                                | VDD = 3 V |        | 30   | 60   |      |
| TRST   | Detection time             | $VDD \rightarrow (VRST-0.1 \text{ V}) \text{ (Note 3)}$ |           |        | 0.2  | 1.2  | ms   |

Notes 1: The detected voltage (VRST) is defined as the voltage when reset occurs when the supply voltage (VDD) is falling.

2: After the SVDE instruction is executed, the voltage drop detection circuit is valid at power down mode.

3: The detection time (TRST) is defined as the time until reset occurs when the supply voltage (VDD) is falling to [VRST-0.1 V].

#### 3.1.6 Basic timing diagram

| Parameter                          | Machine cycle<br>Pin (signal) name                  | Mi | Mi+1 |
|------------------------------------|-----------------------------------------------------|----|------|
| System clock                       | STCK                                                |    |      |
| Port D output                      | D0-D9                                               |    |      |
| Port D input                       | Do-D7                                               |    |      |
| Ports P0, P1, P2, P3,<br>P4 output | P00–P03<br>P10–P13<br>P20–P23<br>P30–P33<br>P40–P43 | X  |      |
| Ports P0, P1, P2, P3,<br>P4 input  | P00–P03<br>P10–P13<br>P20–P23<br>P30–P33<br>P40–P43 |    |      |
| Interrupt input                    | INTO, INT1                                          |    |      |



The data described below are characteristic examples for the 4524 Group. Unless otherwise noted, the characteristics for Mask ROM version are shown here. The data shown here are just characteristics examples and are not guaranteed. For rated values, refer to "3.1 Electrical characteristics".

Standard characteristics are different between Mask ROM version and One Time PROM version, due to the difference in the manufacturing processes.

Even in the MCUs which have the same memory type, standard characteristics are different in each sample, too.

#### 3.2.1 VDD-IDD characteristics







VDD [V]







(10) Clock operating mode (POF instruction execution): VDD-IDD Measurement condition: f(XIN) = stop, f(XCIN) = 32 kHz, f(RING) = stop, Ta = 25 °C



Vdd [V]



#### (11) RAM back-up mode (POF2 instruction execution): V<sub>DD</sub>-I<sub>DD</sub> Measurement condition: f(X<sub>IN</sub>) = stop, f(X<sub>CIN</sub>) = stop, f(RING) = stop, Ta = 25 °C

VDD [V]



## 3.2.2 Frequency characteristics



## (1) On-chip oscillator frequency characteristics: $V_{DD}$ -f(RING)



## (2) On-chip oscillator frequency characteristics: Ta-f(RING)





(3) RC oscillation frequency characteristics: R-f(X<sub>IN</sub>)

0 -20 -15 -10 -5 0 5 10 15 20 25 30 35 40 45 50 55 60 65 70 75 80 85

RENESAS

Ta [°C]





## 3.2.3 Port typical characteristics ( $V_{DD} = 5.0 V$ )







Rev.2.00 Aug, 06 2004 REJ09B0107-0200Z



VOL [V]



## 3.2.4 Port typical characteristics ( $V_{DD}$ = 3.0 V)







Rev.2.00 Aug, 06 2004 REJ09B0107-0200Z



VOL [V]



## 3.2.5 Input threshold characteristics





3-25



(5) SCK, SIN, CNTRO, CNTR1, INTO, INT1: VDD-VIH, VDD-VIL

Vdd [V]





## 3.2.6 Pull-up resistor: VDD-RPU characteristics example





#### 3.2.7 Internal resistor for LCD power: Ta-RvLc



0

5

10 15

0

-20 -15

-10

-5

RENESAS

Ta [°C]

30

35

40

45

50

55

65

60

75

80 85

70

20

25



#### 3.2.8 A/D converter typical characteristics

#### Fig. 3.2.1 A/D conversion characteristics data

Figure 3.2.1 shows the A/D accuracy measurement data.

For the A/D converter characteristics, refer to the section 3.1 Electrical characteristics.



## (1) VDD = 5.12 V

Measurement condition: f(XIN) = 4 MHz (high-speed through mode), Ta = 25 °C





#### (2) VDD = 3.072 V Measurement condition: f(XIN) = 2 MHz (high-speed through mode), Ta = 25 °C







Rev.2.00 Aug, 06 2004 REJ09B0107-0200Z





















(7)  $f(XIN) = 2 \text{ MHz}, V_{DD} = 3.0 \text{ V}: V_{AIN}-I_{AIN}$ 

RENESAS



#### 3.2.10 A/D converter operation current ( $V_{DD}$ -IA<sub>DD</sub>) characteristics Measurement condition: Ta = 25 °C

3.2.11 Voltage drop detection circuit characteristics



# (1) Detection voltage (Mask ROM version): $Ta-V_{RST}$





#### (2) Detection voltage (One Time PROM version): Ta-VRST

Vdd [V]

RENESAS

# 3.3 List of precautions

#### 3.3.1 Program counter

Make sure that the  $PC_H$  does not specify after the last page of the built-in ROM.

#### 3.3.2 Stack registers (SKs)

Stack registers (SKs) are eight identical registers, so that subroutines can be nested up to 8 levels. However, one of stack registers is used respectively when using an interrupt service routine and when executing a table reference instruction. Accordingly, be careful not to over the stack when performing these operations together.

#### 3.3.3 Notes on I/O port

#### (1) Note when ports P0, P1, P4 and $D_0-D_7$ are used as an input port

In the following conditions, the pin state of port P0, P1, P4 or  $D_0-D_7$  is transferred as input data to register A when the corresponding input instruction is executed.

Set bit i (i=0, 1, 2 or 3) of register FR0, FR1, FR2 or FR3 to "0" according to the port to be used.
Set the output latch of the specified port to "1" with the corresponding output instruction.

If bit i of FR0, FR1, FR2 or FR3 is "0" and the output latch is set to "0," "0" is output to specified port.

If bit i of FR0, FR1, FR2 or FR3 is "1", the output latch value is output to specified port.

#### (2) Note when ports P2 and P3 are used as an input port

In the following condition, the pin state of port P2 or P3 is transferred as input data to register A when the **IAP2** or **IAP3** instruction is executed.

• Set the output latch of specified port P2i or P3i (i=0, 1, 2 or 3) to "1" with the **OP2A** or **OP3A** instruction.

If the output latch is "0", "0" is output to specified port P2 or P3.

#### (3) Noise and latch-up prevention

Connect an approximate 0.1  $\mu$ F bypass capacitor directly to the V<sub>SS</sub> line and the V<sub>DD</sub> line with the thickest possible wire at the shortest distance, and equalize its wiring in width and length. The CNV<sub>SS</sub> pin is also used as the V<sub>PP</sub> pin (programming voltage = 12.5 V) at the One Time PROM

version. Connect the CNVss/VPP pin to Vss through an approximate 5 k $\Omega$  resistor which is connected to the CNVss/VPP pin at the shortest distance.

#### (4) Multifunction

- Be careful that the output of ports  $D_8$  and  $D_9$  can be used even when INT0 and INT1 pins are selected.
- Be careful that the input of ports  $D_4-D_6$  can be used even when  $S_{IN}$ ,  $S_{OUT}$  and  $S_{CK}$  pins are selected.
- Be careful that the input/output of port D7 can be used even when input of CNTR0 pin is selected.
- Be careful that the input of port D7 can be used even when output of CNTR0 pin is selected.
- Be careful that the "H" output of port C can be used even when output of CNTR1 pin is selected.

#### (5) Connection of unused pins

Table 3.3.1 shows the connections of unused pins.

#### (6) SD, RD, SZD instructions

When the **SD** and **RD** instructions are used, do not set "1010<sub>2</sub>" or more to register Y. When the **SZD** instructions is used, do not set "1000<sub>2</sub>" or more to register Y.



#### (7) Port D<sub>8</sub>/INT0 pin

When the power down mode is used by clearing the bit 3 of register 11 to "0" and setting the input of INT0 pin to be disabled, be careful about the following note.

• When the input of INTO pin is disabled (register I1<sub>3</sub> = "0"), clear bit 0 of register K2 to "0" to invalidate the key-on wakeup before system goes into the power down mode.

#### (8) Port D<sub>9</sub>/INT1 pin

When the power down mode is used by clearing the bit 3 of register I2 to "0" and setting the input of INT1 pin to be disabled, be careful about the following note.

• When the input of INT1 pin is disabled (register  $I_{2_3} = "0"$ ), clear bit 2 of register K2 to "0" to invalidate the key-on wakeup before system goes into the power down mode.



#### Table 3.3.1 Connections of unused pins

| Pin                                | Connection      | Usage condition                                                                        |           |    |  |
|------------------------------------|-----------------|----------------------------------------------------------------------------------------|-----------|----|--|
| Xin                                | Connect to Vss. | Internal oscillator is selected (CMCK and CRCK instructions are not executed.) (Note 1 |           |    |  |
|                                    |                 | Sub-clock input is selected for system clock (MR <sub>0</sub> =1).                     | (Note     |    |  |
| Xout                               | Open.           | Internal oscillator is selected (CMCK and CRCK instructions are not executed.)         | (Note     | 1) |  |
|                                    |                 | RC oscillator is selected (CRCK instruction is executed)                               |           |    |  |
|                                    |                 | External clock input is selected for main clock (CMCK instruction is executed).        | (Note     | 3) |  |
|                                    |                 | Sub-clock input is selected for system clock (MR <sub>0</sub> =1).                     | (Note     | 2) |  |
| Xcin                               | Connect to Vss. | Sub-clock is not used.                                                                 |           |    |  |
| Хсоит                              | Open.           | Sub-clock is not used.                                                                 |           |    |  |
| D0-D3                              | Open.           |                                                                                        |           |    |  |
|                                    | Connect to Vss. | N-channel open-drain is selected for the output structure.                             | (Note     | 4) |  |
| D4/SIN                             | Open.           | S <sub>IN</sub> pin is not selected.                                                   |           |    |  |
|                                    | Connect to Vss. | N-channel open-drain is selected for the output structure.                             |           |    |  |
| D5/Sout                            | Open.           |                                                                                        |           |    |  |
|                                    | Connect to Vss. | N-channel open-drain is selected for the output structure.                             |           |    |  |
| D6/Sск                             | Open.           | Sck pin is not selected.                                                               |           |    |  |
|                                    | Connect to Vss. | N-channel open-drain is selected for the output structure.                             |           |    |  |
| D7/CNTR0                           | Open.           | CNTR0 input is not selected for timer 1 count source.                                  |           |    |  |
|                                    | Connect to Vss. | N-channel open-drain is selected for the output structure.                             |           |    |  |
| D <sub>8</sub> /INT0               | Open.           | "0" is set to output latch.                                                            |           |    |  |
|                                    | Connect to Vss. | · · · · · · · · · · · · · · · · · · ·                                                  |           |    |  |
| D <sub>9</sub> /INT1               | Open.           | "0" is set to output latch.                                                            |           |    |  |
|                                    | Connect to Vss. | · · · · · · · · · · · · · · · · · · ·                                                  |           |    |  |
| C/CNTR1                            | Open.           | CNTR1 input is not selected for timer 3 count source.                                  |           |    |  |
| P00-P03                            | Open.           | The key-on wakeup function is not selected.                                            | (Note     | 4) |  |
|                                    | Connect to Vss. | N-channel open-drain is selected for the output structure.                             | (Note     | 5) |  |
|                                    |                 | The pull-up function is not selected.                                                  | (Note     | 4) |  |
|                                    |                 | The key-on wakeup function is not selected.                                            | (Note     | 4) |  |
| P10-P13                            | Open.           | The key-on wakeup function is not selected.                                            | (Note     | 4) |  |
|                                    | Connect to Vss. | N-channel open-drain is selected for the output structure.                             | (Note     | 5) |  |
|                                    |                 | The pull-up function is not selected.                                                  | (Note     | 4) |  |
|                                    |                 | The key-on wakeup function is not selected.                                            | Note      | 4) |  |
| P20/AIN0-                          | Open.           |                                                                                        |           |    |  |
| P23/AIN3                           | Connect to Vss. |                                                                                        |           |    |  |
| P30/AIN4-                          | Open.           |                                                                                        |           |    |  |
| P33/AIN7                           | Connect to Vss. |                                                                                        |           |    |  |
| P40-P43                            | Open.           |                                                                                        |           |    |  |
|                                    | Connect to Vss. | N-channel open-drain is selected for the output structure.                             | (Note     | 4) |  |
| COM <sub>0</sub> –COM <sub>3</sub> | Open.           |                                                                                        | · · · · · |    |  |
| VLC3/SEG0                          | Open.           | SEG₀ pin is selected.                                                                  |           |    |  |
|                                    | Open.           | SEG <sub>1</sub> pin is selected.                                                      |           |    |  |
| VLC2/SEG1                          | Open.           |                                                                                        |           |    |  |
| VLC2/SEG1<br>VLC1/SEG2             | Open.           | SEG <sub>2</sub> pin is selected.                                                      |           |    |  |

**Notes 1:** When the CMCK and CRCK instructions are not executed, the internal oscillation (on-chip oscillator) is selected for main clock.

- 2: When sub-clock (X<sub>CIN</sub>) input is selected (MR<sub>0</sub> = 1) for the system clock by setting "1" to bit 1 (MR<sub>1</sub>) of clock control register MR, main clock is stopped.
- **3:** Select the ceramic resonance by executing the CMCK instruction to use the external clock input for the main clock.
- **4:** Be sure to select the output structure of ports D<sub>0</sub>–D<sub>3</sub> and P4<sub>0</sub>–P4<sub>3</sub> and the pull-up function and keyon wakeup function of P0<sub>0</sub>–P0<sub>3</sub> and P1<sub>0</sub>–P1<sub>3</sub> with every one port. Set the corresponding bits of registers for each port.
- **5**: Be sure to select the output structure of ports P0<sub>0</sub>–P0<sub>3</sub> and P1<sub>0</sub>–P1<sub>3</sub> with every two ports. If only one of the two pins is used, leave another one open.

(Note when connecting unused pins to  $V_{SS}$  or  $V_{DD}$ )

• Connect the unused pins to Vss or VDD using the thickest wire at the shortest distance against noise.

#### 3.3.4 Notes on interrupt

# (1) Setting of INT0 interrupt valid waveform

Set a value to the bit 2 of register I1, and execute the **SNZ0** instruction to clear the EXF0 flag to "0" after executing at least one instruction.

Depending on the input state of  $D_8/INT0$  pin, the external interrupt request flag (EXF0) may be set to "1" when the bit 2 of register I1 is changed.

# (2) Setting of INT0 pin input control

Set a value to the bit 3 of register I1, and execute the **SNZ0** instruction to clear the EXF0 flag to "0" after executing at least one instruction.

Depending on the input state of  $D_8/INT0$  pin, the external interrupt request flag (EXF0) may be set to "1" when the bit 3 of register 11 is changed.

# (3) Setting of INT1 interrupt valid waveform

Set a value to the bit 2 of register I2, and execute the **SNZ1** instruction to clear the EXF1 flag to "0" after executing at least one instruction.

Depending on the input state of  $D_9/INT1$  pin, the external interrupt request flag (EXF1) may be set to "1" when the bit 2 of register I2 is changed.

# (4) Setting of INT1 pin input control

Set a value to the bit 3 of register I2, and execute the **SNZ1** instruction to clear the EXF1 flag to "0" after executing at least one instruction.

Depending on the input state of  $D_9/INT1$  pin, the external interrupt request flag (EXF1) may be set to "1" when the bit 3 of register I2 is changed.

# (5) Multiple interrupts

Multiple interrupts cannot be used in the 4524 Group.

# (6) Notes on interrupt processing

When the interrupt occurs, at the same time, the interrupt enable flag INTE is cleared to "0" (interrupt disable state). In order to enable the interrupt at the same time when system returns from the interrupt, write **EI** and **RTI** instructions continuously.

# (7) D<sub>8</sub>/INT0 pin

When the external interrupt input pin INT0 is used, set the bit 3 of register 11 to "1". Even in this case, port  $D_8$  output function is valid.

Also, the EXF0 flag is set to "1" when bit 3 of register 11 is set to "1" by input of a valid waveform (valid waveform causing external 0 interrupt) even if it is used as an output port  $D_8$ .

# (8) D<sub>9</sub>/INT1 pin

When the external interrupt input pin INT1 is used, set the bit 3 of register I2 to "1". Even in this case, port  $D_9$  output function is valid.

Also, the EXF1 flag is set to "1" when bit 3 of register I2 is set to "1" by input of a valid waveform (valid waveform causing external 1 interrupt) even if it is used as an output port  $D_{9}$ .

# (9) POF instruction, POF2 instruction

When the **POF** or **POF2** instruction is executed continuously after the **EPOF** instruction, system enters the power down state.

Note that system cannot enter the power down state when executing only the **POF** or **POF2** instruction. Be sure to disable interrupts by executing the **DI** instruction before executing the **EPOF** instruction and the **POF** or **POF2** instruction continuously.

#### 3.3.5 Notes on timer

#### (1) Prescaler

Stop counting and then execute the **TABPS** instruction to read from prescaler data. Stop counting and then execute the **TPSAB** instruction to set prescaler data.

#### (2) Count source

Stop timer 1, 2, 3, 4 or LC counting to change its count source.

#### (3) Reading the count values

Stop timer 1, 2, 3 or 4 counting and then execute the **TAB1**, **TAB2**, **TAB3** or **TAB4** instruction to read its data.

#### (4) Writing to the timer

Stop timer 1, 2, 3, 4 or LC counting and then execute the **T1AB**, **T2AB**, **T3AB**, **T4AB** or **TLCA** instruction to write its data.

#### (5) Writing to reload register R1, reload register R3 and reload register R4H

When writing data to reload register R1 while timer 1 is operating respectively, avoid a timing when timer 1 underflows.

When writing data to reload register R3 while timer 3 is operating respectively, avoid a timing when timer 3 underflows.

When writing data to reload register R4H while timer 4 is operating respectively, avoid a timing when timer 4 underflows.

#### (6) Timer 4

- Avoid a timing when timer 4 underflows to stop timer 4.
- When "H" interval extension function of the PWM signal is set to be "valid", set "0116" or more to reload register R4H.

#### (7) Timer 5

Stop timer 5 counting to change its count source.

#### (8) Timer input/output pin

• Set the port C output latch to "0" to output the PWM signal from C/CNTR1 pin.

#### (9) Watchdog timer

- The watchdog timer function is valid after system is released from reset. When not using the watchdog timer function, stop the watchdog timer function and execute the **DWDT** instruction, the **WRST** instruction continuously, and clear the WEF flag to "0".
- The watchdog timer function is valid after system is returned from the power down state. When not using the watchdog timer function, stop the watchdog timer function and execute the **DWDT** instruction and the **WRST** instruction continuously every system is returned from the power down state.
- When the watchdog timer function and power down function are used at the same time, initialize the flag WDF1 with the **WRST** instruction before system enters into the power down state.

#### (10) Pulse width input to CNTR0 pin, CNTR1 pin

Refer to section "3.1 Electrical characteristics" for rating value of pulse width input to CNTR0 pin, CNTR1 pin.

# 3.3.6 Notes on A/D conversion

# (1) Note when the A/D conversion starts again

When the A/D conversion starts again with the **ADST** instruction during A/D conversion, the previous input data is invalidated and the A/D conversion starts again.

# (2) A/D converter-1

Each analog input pin is equipped with a capacitor which is used to compare the analog voltage. Accordingly, when the analog voltage is input from the circuit with high-impedance and, charge/ discharge noise is generated and the sufficient A/D accuracy may not be obtained. Therefore, reduce the impedance or, connect a capacitor (0.01  $\mu$ F to 1  $\mu$ F) to analog input pins.

Figure 3.3.1 shows the analog input external circuit example-1.

When the overvoltage applied to the A/D conversion circuit may occur, connect an external circuit in order to keep the voltage within the rated range as shown the Figure 3.3.2. In addition, test the application products sufficiently.





Fig. 3.3.2 Analog input external circuit example-2

Fig. 3.3.1 Analog input external circuit example-1

#### (3) Notes for the use of A/D conversion 2

Do not change the operating mode of the A/D converter by bit 3 of register Q1 during A/D conversion (A/D conversion mode and comparator mode).

#### (4) Notes for the use of A/D conversion 3

When the operating mode of the A/D converter is changed from the comparator mode to the A/D conversion mode with bit 3 of register Q1 in a program, be careful about the following notes.

- Clear bit 2 of register V2 to "0" to change the operating mode of the A/D converter from the comparator mode to the A/D conversion mode (refer to Figure 3.3.3<sup>(1)</sup>).
- The A/D conversion completion flag (ADF) may be set when the operating mode of the A/D converter is changed from the comparator mode to the A/D conversion mode. Accordingly, set a value to bit 3 of register Q1, and execute the **SNZAD** instruction to clear the ADF flag to "0".



Fig. 3.3.3 A/D converter operating mode program example

#### (5) A/D converter is used at the comparator mode

The analog input voltage is higher than the comparison voltage as a result of comparison, the contents of ADF flag retains "0," not set to "1."

In this case, the A/D interrupt does not occur even when the usage of the A/D interrupt is enabled. Accordingly, consider the time until the comparator operation is completed, and examine the state of ADF flag by software. The comparator operation is completed after 8 machine cycles.

#### (6) Analog input pins

When P20/AIN0-P23/AIN3, P30/AIN4-P33/AIN7 are set to pins for analog input, they cannot be used as I/O ports P2 and P3.

#### (7) TALA instruction

When the **TALA** instruction is executed, the low-order 2 bits of register AD is transferred to the highorder 2 bits of register A, and simultaneously, the low-order 2 bits of register A is "0."

#### (8) Recommended operating conditions when using A/D converter

The recommended operating conditions of supply voltage and system clock frequency when using A/D converter are different from those when not using A/D converter.

Table 3.3.2 shows the recommended operating conditions when using A/D converter.

| Parameter              | Condition                             |      | Limits |      |      |
|------------------------|---------------------------------------|------|--------|------|------|
| Falameter              |                                       | Min. | Тур.   | Max. | Unit |
| System clock frequency | VDD = 4.0 to 5.5 V (through mode)     | 0.1  |        | 6.0  | MHz  |
| (at ceramic resonance) | VDD = 2.7 to 5.5 V (through mode)     | 0.1  |        | 4.4  |      |
| (Note 2)               | VDD = 2.7 to 5.5 V (Frequency/2 mode) | 0.1  |        | 3.0  | ]    |
|                        | VDD = 2.7 to 5.5 V (Frequency/4 mode) | 0.1  |        | 1.5  | 1    |
|                        | VDD = 2.7 to 5.5 V (Frequency/8 mode) | 0.1  |        | 0.7  |      |
| System clock frequency | VDD = 2.7 to 5.5 V (through mode)     | 0.1  |        | 4.4  | MHz  |
| (at RC oscillation)    | VDD = 2.7 to 5.5 V (Frequency/2 mode) | 0.1  |        | 2.2  |      |
| (Note 2)               | VDD = 2.7 to 5.5 V (Frequency/4 mode) | 0.1  |        | 1.1  |      |
|                        | VDD = 2.7 to 5.5 V (Frequency/8 mode) | 0.1  |        | 0.5  |      |
| System clock frequency | VDD = 4.0 to 5.5 V (through mode)     | 0.1  |        | 4.8  | MHz  |
| (ceramic resonance     | VDD = 2.7 to 5.5 V (through mode)     | 0.1  |        | 3.2  | ]    |
| selected, at external  | VDD = 2.7 to 5.5 V (Frequency/2 mode) | 0.1  |        | 2.4  |      |
| clock input)           | VDD = 2.7 to 5.5 V (Frequency/4 mode) | 0.1  |        | 1.2  | 1    |
|                        | VDD = 2.7 to 5.5 V (Frequency/8 mode) | 0.1  |        | 0.6  |      |

#### Table 3.3.2 Recommended operating conditions (when using A/D converter)

**Note:** The frequency at RC oscillation is affected by a capacitor, a resistor and a microcomputer. So, set the constants within the range of the frequency limits.

#### 3.3.7 Notes on serial I/O

#### (1) Note when an external clock is used as a synchronous clock:

- An external clock is selected as the synchronous clock, the clock is not controlled internally.
- Serial transmit/receive is continued as long as an external clock is input. If an external clock is input 9 times or more and serial transmit/receive is continued, the receive data is transferred directly as transmit data, so that be sure to control the clock externally.
- Note also that the SIOF flag is set to "1" when a clock is counted 8 times.
- Be sure to set the initial input level on the external clock pin to "H" level.
- Refer to section "3.1 Electrical characteristics" when using serial I/O with an external clock.



#### 3.3.8 Notes on LCD function

- (1) Timer LC count source Stop timer LC counting to change timer LC count source.
- (2) Writing to timer LC Stop timer LC counting and then execute the data write instruction (TLCA).

#### (3) VLC3/SEG<sub>0</sub> pin

When the V<sub>LC3</sub> pin function is selected, apply voltage of V<sub>LC3</sub> < V<sub>DD</sub> to the pin externally.

#### (4) VLC2/SEG1 pin, VLC1/SEG2 pin

- When the V<sub>LC2</sub> pin and V<sub>LC1</sub> pin functions are selected and the internal dividing resistor is not used; Apply voltage of 0<V<sub>LC1</sub><V<sub>LC2</sub><V<sub>LC3</sub> to these pins. Short the V<sub>LC2</sub> pin and V<sub>LC1</sub> pin at 1/2 bias.
- When SEG<sub>1</sub> and SEG<sub>2</sub> pin function is selected; Use the internal dividing resistor.

#### (5) LCD power circuit

Select the LCD power circuit suitable for LCD panel and evaluate the display state on the actual system.

#### 3.3.9 Notes on reset

#### (1) Register initial value

The initial value of the following registers are undefined after system is released from reset. After system is released from reset, set initial values.

- Register Z (2 bits)
- Register D (3 bits)
- Register E (8 bits)

#### (2) Power-on reset

Reset can be automatically performed at power on (power-on reset) by the built-in power-on reset circuit. When the built-in power-on reset circuit is used, the time for the supply voltage to rise from 0 V to the minimum rating value of the recommended operating conditions must be set to 100  $\mu$ s or less. If the rising time exceeds 100  $\mu$ s, connect a capacitor between the RESET pin and V<sub>ss</sub> at the shortest distance, and input "L" level to RESET pin until the value of supply voltage reaches the minimum rating value of the recommended operating conditions.

#### 3.3.10 Note on voltage drop detection circuit

The voltage drop detection circuit detection voltage of this product is set up lower than the minimum value of the supply voltage of the recommended operating conditions.

When the supply voltage of a microcomputer falls below to the minimum value of recommended operating conditions and re-goes up (ex. battery exchange of an application product), depending on the capacity value of the bypass capacitor added to the power supply pin, the following case may cause program failure (Figure 3.3.4);

 $\bullet$  supply voltage does not fall below to  $V_{\text{RST}},$  and

• its voltage re-goes up with no reset.

In such a case, please design a system which supply voltage is once reduced below to  $V_{\mbox{\scriptsize RST}}$  and re-goes up after that.



Fig. 3.3.4 VDD and VRST



#### 3.3.11 Notes on power down

#### (1) POF instruction, POF2 instruction

Execute the **POF** or **POF2** instruction immediately after executing the **EPOF** instruction to enter the power down state.

Note that system cannot enter the power down state when executing only the **POF** or **POF2** instruction. Be sure to disable interrupts by executing the **DI** instruction before executing the **EPOF** instruction and the **POF** or **POF2** instruction.

#### (2) Key-on wakeup function

After checking none of the return condition for ports (P0, P1, INT0 and INT1 specified with register K0–K2) with valid key-on wakeup function is satisfied, execute the **POF** or **POF2** instruction. If at least one of return condition for ports with valid key-on wakeup function is satisfied, system returns from the power downn state immediately after the **POF** or **POF2** instruction is executed.

#### (3) Timer 5 interrupt request flag

When POF or POF2 instruction is executed while T5F is "1", system returns from the power down state immediately.

#### (4) Return from power down mode

After system returns from power down mode, set the undefined registers and flags. The initial value of the following registers are undefined at power down. After system is returned from power down mode, set initial values.

- Register Z (2 bits)
- Register X (4 bits)
- Register Y (4 bits)
- Register D (3 bits)
- Register E (8 bits)

#### (5) Watchdog timer

- The watchdog timer function is valid after system is returned from the power down state. When not using the watchdog timer function, stop the watchdog timer function with the **DWDT** instruction and the **WRST** instruction continuously every system is returned from the power down.
- When the watchdog timer function and power down function are used at the same time, initialize the flag WDF1 with the **WRST** instruction before system goes into the power down state.

#### (6) Port D<sub>8</sub>/INT0 pin

When the power down mode is used by clearing the bit 3 of register 11 to "0" and setting the input of INT0 pin to be disabled, be careful about the following note.

• When the input of INT0 pin is disabled (register  $I1_3 = "0"$ ), clear bit 0 of register K2 to "0" to invalidate the key-on wakeup before system goes into the power down mode.

#### (7) Port D<sub>9</sub>/INT1 pin

When the power down mode is used by clearing the bit 3 of register I2 to "0" and setting the input of INT1 pin to be disabled, be careful about the following note.

• When the input of INT1 pin is disabled (register I2<sub>3</sub> = "0"), clear bit 2 of register K2 to "0" to invalidate the key-on wakeup before system goes into the power down mode.

#### (8) External clock

When the external clock signal is used as the main clock ( $f(X_{IN})$ ), note that the power down mode (**POF** or **POF2** instruction) cannot be used.

#### 3.3.12 Notes on oscillation circuit

#### (1) Clock control

Execute the **CMCK** or the **CRCK** instruction to select the main clock  $(f(X_{IN}))$  in the initial setting routine of program (executing it in address 0 in page 0 is recommended).

The oscillation circuit by the **CMCK** or **CRCK** instruction can be selected only at once. The oscillation circuit corresponding to the first executed one of these two instructions is valid. Another oscillation circuits and the on-chip oscillator stop.

#### (2) On-chip oscillator

The clock frequency of the on-chip oscillator depends on the supply voltage and the operation temperature range.

Be careful that margin of frequencies when designing application products.

Also, the oscillation stabilize wait time after system is released from reset is generated by the onchip oscillator clock. When considering the oscillation stabilize wait time after system is released from reset, be careful that the margin of frequencies of the on-chip oscillator clock.

#### (3) External clock

When the external clock signal is used as the main clock  $(f(X_{IN}))$ , note that the power down mode (**POF** or **POF2** instructions) cannot be used.

#### (4) Value of a part connected to an oscillator

Values of a capacitor and a resistor of the oscillation circuit depend on the connected oscillator and the board. Accordingly, consult the oscillator manufacturer for values of each part connected the oscillator.

#### 3.3.13 Electric characteristic differences between Mask ROM and One Time PROM version MCU

There are differences in electric characteristics, operation margin, noise immunity, and noise radiation between Mask ROM and One Time PROM version MCUs due to the difference in the manufacturing processes.

When manufacturing an application system with the One time PROM version and then switching to use of the Mask ROM version, please perform sufficient evaluations for the commercial samples of the Mask ROM version.

#### 3.3.14 Note on Power Source Voltage

When the power source voltage value of a microcomputer is less than the value which is indicated as the recommended operating conditions, the microcomputer does not operate normally and may perform unstable operation.

In a system where the power source voltage drops slowly when the power source voltage drops or the power supply is turned off, reset a microcomputer when the supply voltage is less than the recommended operating conditions and design a system not to cause errors to the system by this unstable operation.



3.4 Notes on noise

# 3.4 Notes on noise

Countermeasures against noise are described below. The following countermeasures are effective against noise in theory, however, it is necessary not only to take measures as follows but to evaluate before actual use.

#### 3.4.1 Shortest wiring length

The wiring on a printed circuit board can function as an antenna which feeds noise into the microcomputer.

The shorter the total wiring length (by mm unit), the less the possibility of noise insertion into a microcomputer.

#### (1) Package

Select the smallest possible package to make the total wiring length short.

# Reason

The wiring length depends on a microcomputer package. Use of a small package, for example QFP and not DIP, makes the total wiring length short to reduce influence of noise.



Fig. 3.4.1 Selection of packages

# (2) Wiring for $\overline{\text{RESET}}$ input pin

Make the length of wiring which is connected to the RESET input pin as short as possible. Especially, connect a capacitor across the RESET input pin and the Vss pin with the shortest possible wiring.

# Reason

In order to reset a microcomputer correctly, 1 machine cycle or more of the width of a pulse input into the RESET pin is required. If noise having a shorter pulse width than this is input to the RESET input pin, the reset is released before the internal state of the microcomputer is completely initialized. This may cause a program runaway.



Fig. 3.4.2 Wiring for the RESET input pin



#### (3) Wiring for clock input/output pins

- Make the length of wiring which is connected to clock I/O pins as short as possible.
- Make the length of wiring across the grounding lead of a capacitor which is connected to an oscillator and the Vss pin of a microcomputer as short as possible.
- Separate the Vss pattern only for oscillation from other Vss patterns.



Fig. 3.4.3 Wiring for clock I/O pins

#### Reason

If noise enters clock I/O pins, clock waveforms may be deformed. This may cause a program failure or program runaway. Also, if a potential difference is caused by the noise between the Vss level of a microcomputer and the Vss level of an oscillator, the correct clock will not be input in the microcomputer.

#### (4) Wiring to CNVss pin

Connect the CNVss pin to the Vss pin with the shortest possible wiring.

#### Reason

The operation mode of a microcomputer is influenced by a potential at the CNVss pin. If a potential difference is caused by the noise between pins CNVss and Vss, the operation mode may become unstable. This may cause a microcomputer malfunction or a program runaway.



Fig. 3.4.4 Wiring for CNVss pin



- (5) Wiring to VPP pin of built-in PROM version In the built-in PROM version of the 4524 Group, the CNVss pin is also used as the built-in PROM power supply input pin VPP.
  - When the VPP pin is also used as the CNVss pin

Connect an approximately 5 k $\Omega$  resistor to the VPP pin the shortest possible in series and also to the VSS pin. When not connecting the resistor, make the length of wiring between the VPP pin and the VSS pin the shortest possible (refer to **Figure 3.4.5**)

Note: Even when a circuit which included an approximately 5 k $\Omega$  resistor is used in the Mask ROM version, the microcomputer operates correctly.

#### Reason

The VPP pin of the built-in PROM version is the power source input pin for the builtin PROM. When programming in the builtin PROM, the impedance of the VPP pin is low to allow the electric current for writing flow into the PROM. Because of this, noise can enter easily. If noise enters the VPP pin, abnormal instruction codes or data are read from the built-in PROM, which may cause a program runaway.



Fig. 3.4.5 Wiring for the VPP pin of the built-in PROM version

# 3.4.2 Connection of bypass capacitor across Vss line and VDD line

Connect an approximately 0.1  $\mu$ F bypass capacitor across the Vss line and the VDD line as follows:

- Connect a bypass capacitor across the Vss pin and the VDD pin at equal length.
- Connect a bypass capacitor across the Vss pin and the VDD pin with the shortest possible wiring.
- Use lines with a larger diameter than other signal lines for Vss line and VDD line.
- Connect the power source wiring via a bypass capacitor to the Vss pin and the VDD pin.



Fig. 3.4.6 Bypass capacitor across the Vss line and the VDD line

#### 3.4.3 Wiring to analog input pins

- Connect an approximately 100  $\Omega$  to 1 k $\Omega$  resistor to an analog signal line which is connected to an analog input pin in series. Besides, connect the resistor to the microcomputer as close as possible.
- Connect an approximately 1000 pF capacitor across the Vss pin and the analog input pin. Besides, connect the capacitor to the Vss pin as close as possible. Also, connect the capacitor across the analog input pin and the Vss pin at equal length.

#### Reason

Signals which is input in an analog input pin (such as an A/D converter/comparator input pin) are usually output signals from sensor. The sensor which detects a change of event is installed far from the printed circuit board with a microcomputer, the wiring to an analog input pin is longer necessarily. This long wiring functions as an antenna which feeds noise into the microcomputer, which causes noise to an analog input pin.



Fig. 3.4.7 Analog signal line and a resistor and a capacitor

#### 3.4.4 Oscillator concerns

Take care to prevent an oscillator that generates clocks for a microcomputer operation from being affected by other signals.

# (1) Keeping oscillator away from large current signal lines

Install a microcomputer (and especially an oscillator) as far as possible from signal lines where a current larger than the tolerance of current value flows.

#### Reason

In the system using a microcomputer, there are signal lines for controlling motors, LEDs, and thermal heads or others. When a large current flows through those signal lines, strong noise occurs because of mutual inductance.



Fig. 3.4.8 Wiring for a large current signal line



(2) Installing oscillator away from signal lines where potential levels change frequently Install an oscillator and a connecting pattern of an oscillator away from signal lines where potential levels change frequently. Also, do not cross such signal lines over the clock lines or the signal lines which are sensitive to noise.

#### Reason

Signal lines where potential levels change frequently (such as the CNTR pin signal line) may affect other lines at signal rising edge or falling edge. If such lines cross over a clock line, clock waveforms may be deformed, which causes a microcomputer failure or a program runaway.



Fig. 3.4.9 Wiring to a signal line where potential levels change frequently

#### (3) Oscillator protection using Vss pattern

As for a two-sided printed circuit board, print a Vss pattern on the underside (soldering side) of the position (on the component side) where an oscillator is mounted.

Connect the Vss pattern to the microcomputer Vss pin with the shortest possible wiring. Besides, separate this Vss pattern from other Vss patterns.



Fig. 3.4.10 Vss pattern on the underside of an oscillator

# 3.4.5 Setup for I/O ports

Setup I/O ports using hardware and software as follows:

<Hardware>

- Connect a resistor of 100  $\Omega$  or more to an I/O port in series.

<Software>

- As for an input port, read data several times by a program for checking whether input levels are equal or not.
- As for an output port or an I/O port, since the output data may reverse because of noise, rewrite data to its output latch at fixed periods.
- Rewrite data to pull-up control registers at fixed periods.

# 3.4.6 Providing of watchdog timer function by software

If a microcomputer runs away because of noise or others, it can be detected by a software watchdog timer and the microcomputer can be reset to normal operation. This is equal to or more effective than program runaway detection by a hardware watchdog timer. The following shows an example of a watchdog timer provided by software.

In the following example, to reset a microcomputer to normal operation, the main routine detects errors of the interrupt processing routine and the interrupt processing routine detects errors of the main routine. This example assumes that interrupt processing is repeated multiple times in a single main routine processing.



3.4 Notes on noise

<The main routine>

 Assigns a single word of RAM to a software watchdog timer (SWDT) and writes the initial value N in the SWDT once at each execution of the main routine. The initial value N should satisfy the following condition:

 $N+1 \ge {Counts of interrupt processing executed in each main routine)}$ 

As the main routine execution cycle may change because of an interrupt processing or others, the initial value N should have a margin.

- Watches the operation of the interrupt processing routine by comparing the SWDT contents with counts of interrupt processing after the initial value N has been set.
- Detects that the interrupt processing routine has failed and determines to branch to the program initialization routine for recovery processing in the following case:

If the SWDT contents do not change after interrupt processing.

<The interrupt processing routine>

- Decrements the SWDT contents by 1 at each interrupt processing.
- Determines that the main routine operates normally when the SWDT contents are reset to the initial value N at almost fixed cycles (at the fixed interrupt processing count).
- Detects that the main routine has failed and determines to branch to the program initialization routine for recovery processing in the following case:

If the SWDT contents are not initialized to the initial value N but continued to decrement and if they reach 0 or less.







# 3.5 Package outline





# RENESAS 4-BIT CISC SINGLE-CHIP MICROCOMPUTER<br/>USER'S MANUAL<br/>4524 GroupPublication Data :Rev.1.00 Dec 19, 2003<br/>Rev.2.00 Aug 06, 2004Published by :Sales Strategic Planning Div.<br/>Renesas Technology Corp.

© 2004. Renesas Technology Corp., All rights reserved. Printed in Japan.

# 4524 Group User's Manual





Renesas Technology Corp. 2-6-2, Ote-machi, Chiyoda-ku, Tokyo, 100-0004, Japan